Pipeline and Parallel Processor Architecture for Fast Computation of 3D-DWT using Modified Lifting Scheme

被引:0
|
作者
Kumar, C. Ashok [1 ]
Madhavi, B. K. [2 ]
Lalkishore, K. [3 ]
机构
[1] CMR Engn Coll, Dept ECE, Hyderabad, Andhra Pradesh, India
[2] Sridevi Women Engn Coll, Dept ECE, Hyderabad, Andhra Pradesh, India
[3] JNTU Anantapur, Dept ECE, Anantapur, Andhra Pradesh, India
关键词
Lifting scheme; pipelined architecture 3D DWT; parallel processing; FPGAs; VLSI ARCHITECTURE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A pipelined parallel processing 3D DWT architecture is designed in this paper based on lifting scheme algorithm with 9/7 wavelet filters. The 3D DWT architecture process a 512x512 image with 8 groups of frames sequentially with improved throughput. The first stage computes 1D-DWT along the rows with 4 parallel processors, the memory interface with FIFO reduces latency between first stage and second stage that computes 2D DWT computation. 3D DWT computes wavelet coefficients in the temporal direction and designed to operate from 512*4 clock cycles in sequence along with 1D and 2D DWT computation. The FIFO designed synchronizes the data movement. Memories at every stage are designed to store the parallel processed data. The proposed architecture has high performance and is suitable for high speed, low power and portable applications. With utilization of 51% of slice registers 3D-DWT architecture implemented on Virtex-5 FPGA and frequency of operation is 373 MHz. The designed DWT-IDWT can be used as IP Core.
引用
收藏
页码:2123 / 2128
页数:6
相关论文
共 50 条
  • [31] FuzzyAct: A Fuzzy-Based Framework for Temporal Activity Recognition in IoT Applications Using RNN and 3D-DWT
    Dharejo, Fayaz Ali
    Zawish, Muhammad
    Zhou, Yuanchun
    Davy, Steven
    Dev, Kapal
    Khowaja, Sunder Ali
    Fu, Yanjie
    Qureshi, Nawab Muhammad Faseeh
    IEEE TRANSACTIONS ON FUZZY SYSTEMS, 2022, 30 (11) : 4578 - 4592
  • [32] Novel Memory Efficient Hardware Architecture for 5/3 Lifting-Based 2D Inverse DWT
    Savic, Goran
    Rajovic, Vladimir
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (07)
  • [33] Novel DWT/IDWT Architecture for 3D with Nine Stage 2D Parallel Processing using Split Distributed Arithmetic
    Divakara, S. S.
    Patilkulkarni, Sudarshan
    Raj, Cyril Prasanna
    INTERNATIONAL JOURNAL OF IMAGE AND GRAPHICS, 2020, 20 (03)
  • [34] Processor Architecture Design Using 3D Integration Technology
    Xie, Yuan
    23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 446 - 451
  • [35] A cubic interpolation pipeline for fast computation of 3D deformation fields modeled using B-splines
    Castro-Pareja, Carlos R.
    Shekhar, Raj
    REAL-TIME IMAGE PROCESSING 2006, 2006, 6063
  • [36] Pipelined architecture for high-speed implementation of multilevel lifting 2-D DWT using 9/7 filters
    Mohanty, Basant K.
    Meher, Promod K.
    ISSCS 2007: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2007, : 137 - +
  • [37] An Efficient VLSI Architecture for Fingerprint Recognition using O2D-DWT Architecture and Modified CORDIC-FFT
    Bhairannawar, Satish S.
    Sarkar, Sayantam
    Raja, K. B.
    Venugopal, K. R.
    2015 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, INFORMATICS, COMMUNICATION AND ENERGY SYSTEMS (SPICES), 2015,
  • [38] Comparison of Parallel Computation Performances for 3D Wave Propagation Modeling using a Xeon Phi x200 Processor
    Lee, Jongwoo
    Ha, Wansoo
    GEOPHYSICS AND GEOPHYSICAL EXPLORATION, 2018, 21 (04): : 213 - 219
  • [39] A high performance distributed-parallel-processor architecture for 3D IIR digital filters
    Madanayake, A
    Bruton, L
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1457 - 1460