A high performance distributed-parallel-processor architecture for 3D IIR digital filters

被引:1
|
作者
Madanayake, A [1 ]
Bruton, L [1 ]
机构
[1] Univ Calgary, Dept Elect & Comp Engn, Calgary, AB T2N 1N4, Canada
关键词
D O I
10.1109/ISCAS.2005.1464873
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Real-time spatio-temporal VLSI 3D IIR digital filters may be used for imaging or beamforming applications employing 3D input signals from synchronously-sampled multi-sensor arrays. Such filters have high computational complexity and often require arithmetic throughputs of hundreds of millions of floating point operations per second, especially in the case of potential radio frequency beamforming applications. A novel high-throughput distributed parallel processor (DPP) architecture is proposed that is suitable for on-chip real-time VLSI/FPGA direct-form 3D IIR digital filter implementations. Using the proposed architecture and Matlab/Simulink and Minx simulation software, the design and bit-level simulation of a first-order highly-selective FPGA-based 3D IIR Frequency-planar filter circuit is reported for 3D plane-wave filtering.
引用
收藏
页码:1457 / 1460
页数:4
相关论文
共 50 条
  • [1] Architecture based performance evaluation of IIR digital filters for DSP Applications
    Bujjibabu, P.
    Sravani, N.
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON BIG DATA ANALYTICS AND COMPUTATIONAL INTELLIGENCE (ICBDAC), 2017, : 224 - 229
  • [2] Low-complexity distributed parallel processor for 2D IIR broadband beam plane-wave filters
    Madanayake, H. L. P. Arjuna
    Bruton, Len T.
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2007, 32 (03): : 123 - 131
  • [3] A PROCESSOR ARCHITECTURE FOR 3D GRAPHICS
    WANG, YU
    MANGASER, A
    SRINIVASAN, P
    IEEE COMPUTER GRAPHICS AND APPLICATIONS, 1992, 12 (05) : 96 - 105
  • [4] VLSI architecture of a high performance parallel FFT processor
    Wan, HX
    Gao, ZB
    Chen, H
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 8, 2005, : 472 - 478
  • [5] Realization of high accuracy 2-D variable IIR digital filters
    Jang, HJ
    Kawamata, M
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2002, E85A (10) : 2293 - 2301
  • [6] High-Frequency Systolic Broadband Beamforming Using Polyphase 3D IIR Frequency-Planar Digital Filters With Interleaved A/D Sampling
    Madanayake, H. L. P. Arjuna
    Gunaratne, Thushara K.
    Bruton, Len T.
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 329 - 332
  • [7] A 3D Stacked High Performance Scalable Architecture for 3D Fourier Transform
    Voicu, George R.
    Enachescu, Marius
    Cotofana, Sorin D.
    2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 498 - 499
  • [8] Parallel and pipelined architecture designs for distributed arithmetic-based recursive digital filters
    Hwang, YT
    Su, CL
    VLSI SIGNAL PROCESSING, IX, 1996, : 35 - 44
  • [9] An architecture for digital 3D broadcasting
    Harman, P
    STEREOSCOPIC DISPLAYS AND VIRTUAL REALITY SYSTEMS VI, 1999, 3639 : 254 - 259
  • [10] High-Performance Computation of Distributed-Memory Parallel 3D Voronoi and Delaunay Tessellation
    Peterka, Tom
    Morozov, Dmitriy
    Phillips, Carolyn
    SC14: INTERNATIONAL CONFERENCE FOR HIGH PERFORMANCE COMPUTING, NETWORKING, STORAGE AND ANALYSIS, 2014, : 997 - 1007