A high performance distributed-parallel-processor architecture for 3D IIR digital filters

被引:1
|
作者
Madanayake, A [1 ]
Bruton, L [1 ]
机构
[1] Univ Calgary, Dept Elect & Comp Engn, Calgary, AB T2N 1N4, Canada
关键词
D O I
10.1109/ISCAS.2005.1464873
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Real-time spatio-temporal VLSI 3D IIR digital filters may be used for imaging or beamforming applications employing 3D input signals from synchronously-sampled multi-sensor arrays. Such filters have high computational complexity and often require arithmetic throughputs of hundreds of millions of floating point operations per second, especially in the case of potential radio frequency beamforming applications. A novel high-throughput distributed parallel processor (DPP) architecture is proposed that is suitable for on-chip real-time VLSI/FPGA direct-form 3D IIR digital filter implementations. Using the proposed architecture and Matlab/Simulink and Minx simulation software, the design and bit-level simulation of a first-order highly-selective FPGA-based 3D IIR Frequency-planar filter circuit is reported for 3D plane-wave filtering.
引用
收藏
页码:1457 / 1460
页数:4
相关论文
共 50 条
  • [31] Parallel performance of a 3D elliptic solver
    Lirkov, I
    Margenov, S
    Paprzycki, M
    NUMERICAL ANALYSIS AND ITS APPLICATIONS, 2001, 1988 : 535 - 543
  • [32] Neurocube: A Programmable Digital Neuromorphic Architecture with High-Density 3D Memory
    Kim, Duckhwan
    Kung, Jaeha
    Chai, Sek
    Yalamanchili, Sudhakar
    Mukhopadhyay, Saibal
    2016 ACM/IEEE 43RD ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA), 2016, : 380 - 392
  • [33] Parallel 3D Multigrid Methods on the STI Cell BE Architecture
    Oboril, Fabian
    Weiss, Jan-Philipp
    Heuveline, Vincent
    FACING THE MULTICORE-CHALLENGE: ASPECTS OF NEW PARADIGMS AND TECHNOLOGIES IN PARALLEL COMPUTING, 2010, 6310 : 66 - +
  • [34] An efficient parallel architecture for 3D PET image reconstruction
    Chen, CM
    Wang, CY
    ICSP '96 - 1996 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, PROCEEDINGS, VOLS I AND II, 1996, : 910 - 913
  • [35] The 3D multiplexer data registration architecture for high performance inkjet printhead
    Liou, Jian-Chiun
    Tseng, Fan-Gang
    ICIS '06: INTERNATIONAL CONGRESS OF IMAGING SCIENCE, FINAL PROGRAM AND PROCEEDINGS: LINKING THE EXPLOSION OF IMAGING APPLICATIONS WITH THE SCIENCE AND TECHNOLOGY OF IMAGING, 2006, : 431 - +
  • [37] Design and Analysis of 3D-MAPS (3D Massively Parallel Processor with Stacked Memory)
    Kim, Dae Hyun
    Athikulwongse, Krit
    Healy, Michael B.
    Hossain, Mohammad M.
    Jung, Moongon
    Khorosh, Ilya
    Kumar, Gokul
    Lee, Young-Joon
    Lewis, Dean L.
    Lin, Tzu-Wei
    Liu, Chang
    Panth, Shreepad
    Pathak, Mohit
    Ren, Minzhen
    Shen, Guanhao
    Song, Taigon
    Woo, Dong Hyuk
    Zhao, Xin
    Kim, Joungho
    Choi, Ho
    Loh, Gabriel H.
    Lee, Hsien-Hsin S.
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (01) : 112 - 125
  • [38] Parallel 3D multigrid methods on the STI cell BE architecture
    SRG New Frontiers in High Performance Computing, Karlsruhe Institute of Technology, 76128 Karlsruhe, Germany
    不详
    不详
    Lect. Notes Comput. Sci., (66-78):
  • [39] Advanced architecture designs towards high-performance 3D microbatteries
    Yang Li
    Jiang Qu
    Fei Li
    Zhe Qu
    Hongmei Tang
    Lixiang Liu
    Minshen Zhu
    Oliver G.Schmidt
    Nano Materials Science, 2021, 3 (02) : 140 - 153
  • [40] Advanced architecture designs towards high-performance 3D microbatteries
    Yang Li
    Jiang Qu
    Fei Li
    Zhe Qu
    Hongmei Tang
    Lixiang Liu
    Minshen Zhu
    Oliver GSchmidt
    Nano Materials Science, 2021, (02) : 140 - 153