A high performance distributed-parallel-processor architecture for 3D IIR digital filters

被引:1
|
作者
Madanayake, A [1 ]
Bruton, L [1 ]
机构
[1] Univ Calgary, Dept Elect & Comp Engn, Calgary, AB T2N 1N4, Canada
关键词
D O I
10.1109/ISCAS.2005.1464873
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Real-time spatio-temporal VLSI 3D IIR digital filters may be used for imaging or beamforming applications employing 3D input signals from synchronously-sampled multi-sensor arrays. Such filters have high computational complexity and often require arithmetic throughputs of hundreds of millions of floating point operations per second, especially in the case of potential radio frequency beamforming applications. A novel high-throughput distributed parallel processor (DPP) architecture is proposed that is suitable for on-chip real-time VLSI/FPGA direct-form 3D IIR digital filter implementations. Using the proposed architecture and Matlab/Simulink and Minx simulation software, the design and bit-level simulation of a first-order highly-selective FPGA-based 3D IIR Frequency-planar filter circuit is reported for 3D plane-wave filtering.
引用
收藏
页码:1457 / 1460
页数:4
相关论文
共 50 条
  • [21] Raster digital filters in 3D measuring of roughness
    Busetincan, Danijela
    Mahovic, Sanjin
    Runje, Biserka
    STROJARSTVO, 2006, 48 (3-4): : 123 - 131
  • [22] A distributed architecture for searching, retrieving and visualizing complex 3D models on Personal Digital Assistants
    Sanna, A
    Zunino, C
    Lamberti, F
    INTERNATIONAL JOURNAL OF HUMAN-COMPUTER STUDIES, 2004, 60 (5-6) : 701 - 716
  • [23] Graphics Processor Performance Analysis for 3D Applications
    Issa, Joseph
    Figueira, Silvia
    2012 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTATIONAL TOOLS FOR ENGINEERING APPLICATIONS (ACTEA), 2012, : 269 - 272
  • [24] A single-chip FPGA architecture for 3D IIR broadband spatio-temporal beam plane-wave filters
    Madanayake, H. L. P. Arjuna
    Bruton, Len T.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4927 - 4930
  • [25] A high performance object-oriented distributed parallel database architecture
    Taniar, D
    Jiang, Y
    HIGH-PERFORMANCE COMPUTING AND NETWORKING, 1998, 1401 : 498 - 507
  • [26] Hardware-efficient distributed arithmetic architecture for high-order digital filters
    Yoo, H
    Anderson, DV
    2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 125 - 128
  • [27] A speed-optimized systolic array processor architecture for spatio-temporal 2-D IIR broadband beam filters
    Madanayake, H. L. P. Arjuna
    Bruton, Leonard T.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (07) : 1953 - 1966
  • [28] A 3D optoelectronic parallel processor for smart pixel processing units
    Fey, D
    Kurschat, A
    Kasche, B
    Erhard, W
    PROCEEDINGS OF THE THIRD INTERNATIONAL CONFERENCE ON MASSIVELY PARALLEL PROCESSING USING OPTICAL INTERCONNECTIONS, 1996, : 344 - 351
  • [29] High-performance processor design based on 3D on-chip cache
    Yi, Lei
    Shan, Guangbao
    Liu, Song
    Xie, Chengmin
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 47 : 486 - 490
  • [30] Parallel performance of a 3D elliptic solver
    Lirkov, I
    NUMERICAL ANALYSIS AND ITS APPLICATIONS, 2005, 3401 : 383 - 390