Pipeline and Parallel Processor Architecture for Fast Computation of 3D-DWT using Modified Lifting Scheme

被引:0
|
作者
Kumar, C. Ashok [1 ]
Madhavi, B. K. [2 ]
Lalkishore, K. [3 ]
机构
[1] CMR Engn Coll, Dept ECE, Hyderabad, Andhra Pradesh, India
[2] Sridevi Women Engn Coll, Dept ECE, Hyderabad, Andhra Pradesh, India
[3] JNTU Anantapur, Dept ECE, Anantapur, Andhra Pradesh, India
关键词
Lifting scheme; pipelined architecture 3D DWT; parallel processing; FPGAs; VLSI ARCHITECTURE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A pipelined parallel processing 3D DWT architecture is designed in this paper based on lifting scheme algorithm with 9/7 wavelet filters. The 3D DWT architecture process a 512x512 image with 8 groups of frames sequentially with improved throughput. The first stage computes 1D-DWT along the rows with 4 parallel processors, the memory interface with FIFO reduces latency between first stage and second stage that computes 2D DWT computation. 3D DWT computes wavelet coefficients in the temporal direction and designed to operate from 512*4 clock cycles in sequence along with 1D and 2D DWT computation. The FIFO designed synchronizes the data movement. Memories at every stage are designed to store the parallel processed data. The proposed architecture has high performance and is suitable for high speed, low power and portable applications. With utilization of 51% of slice registers 3D-DWT architecture implemented on Virtex-5 FPGA and frequency of operation is 373 MHz. The designed DWT-IDWT can be used as IP Core.
引用
收藏
页码:2123 / 2128
页数:6
相关论文
共 50 条
  • [21] Pipeline, memory-efficient and programmable architecture for 2D discrete wavelet transform using lifting scheme
    Fatemi, O
    Bolouki, S
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (06): : 703 - 708
  • [22] A parallel architecture for the 2-D discrete wavelet transform with integer lifting scheme
    Ferretti, M
    Rizzo, D
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 28 (03): : 165 - 185
  • [23] A Parallel Architecture for the 2-D Discrete Wavelet Transform with Integer Lifting Scheme
    M. Ferretti
    D. Rizzo
    Journal of VLSI signal processing systems for signal, image and video technology, 2001, 28 : 165 - 185
  • [24] A Pipeline VLSI Architecture for Fast Computation of the 2-D Discrete Wavelet Transform
    Zhang, Chengjun
    Wang, Chunyan
    Ahmad, M. Omair
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (08) : 1775 - 1785
  • [25] 3D-DWT and CNN Based Face Recognition with Feature Extraction Using Depth Information and Contour Map
    Patil, Chanchal Mahadev
    Ruikar, Sachin D.
    TECHNO-SOCIETAL 2018: PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR SOCIETAL APPLICATIONS - VOL 1, 2020, : 13 - 23
  • [26] Area-efficient high-speed 3D DWT processor architecture
    Jiang, M.
    Crookes, D.
    ELECTRONICS LETTERS, 2007, 43 (09) : 502 - 503
  • [27] Throughput-Scalable Hybrid-Pipeline Architecture for Multilevel Lifting 2-D DWT of JPEG 2000 Coder
    Mohanty, Basant K.
    Meher, Pramod K.
    2008 INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2008, : 305 - +
  • [28] A Fast Parallel VLSI Architecture for Lifting Based 2-D Discrete Wavelet Transform
    Kim, Jong Woog
    Chong, Jong Wha
    IECON 2004: 30TH ANNUAL CONFERENCE OF IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOL 2, 2004, : 1258 - 1262
  • [29] VLSI Implementation of Hybrid Wave-Pipelined 2D DWT Using Lifting Scheme
    Seetharaman, G.
    Venkataramani, B.
    Lakshminarayanan, G.
    VLSI DESIGN, 2008,
  • [30] A 3-D Crossbar Architecture for Both Pipeline and Parallel Computations
    Aljafar, Muayad J.
    Acken, John M.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (11) : 4456 - 4469