Pipeline and Parallel Processor Architecture for Fast Computation of 3D-DWT using Modified Lifting Scheme

被引:0
|
作者
Kumar, C. Ashok [1 ]
Madhavi, B. K. [2 ]
Lalkishore, K. [3 ]
机构
[1] CMR Engn Coll, Dept ECE, Hyderabad, Andhra Pradesh, India
[2] Sridevi Women Engn Coll, Dept ECE, Hyderabad, Andhra Pradesh, India
[3] JNTU Anantapur, Dept ECE, Anantapur, Andhra Pradesh, India
关键词
Lifting scheme; pipelined architecture 3D DWT; parallel processing; FPGAs; VLSI ARCHITECTURE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A pipelined parallel processing 3D DWT architecture is designed in this paper based on lifting scheme algorithm with 9/7 wavelet filters. The 3D DWT architecture process a 512x512 image with 8 groups of frames sequentially with improved throughput. The first stage computes 1D-DWT along the rows with 4 parallel processors, the memory interface with FIFO reduces latency between first stage and second stage that computes 2D DWT computation. 3D DWT computes wavelet coefficients in the temporal direction and designed to operate from 512*4 clock cycles in sequence along with 1D and 2D DWT computation. The FIFO designed synchronizes the data movement. Memories at every stage are designed to store the parallel processed data. The proposed architecture has high performance and is suitable for high speed, low power and portable applications. With utilization of 51% of slice registers 3D-DWT architecture implemented on Virtex-5 FPGA and frequency of operation is 373 MHz. The designed DWT-IDWT can be used as IP Core.
引用
收藏
页码:2123 / 2128
页数:6
相关论文
共 50 条
  • [41] 3-D traveltime computation using the fast marching method
    Sethian, JA
    Popovici, AM
    GEOPHYSICS, 1999, 64 (02) : 516 - 523
  • [42] Memory-Efficient Architecture for 3-D DWT Using Overlapped Grouping of Frames
    Mohanty, Basant K.
    Meher, Pramod K.
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2011, 59 (11) : 5605 - 5616
  • [43] Fast computation of 2D and 3D Legendre moments using multi-core CPUs and GPU parallel architectures
    Khalid M. Hosny
    Ahmad Salah
    Hassan I. Saleh
    Mahmoud Sayed
    Journal of Real-Time Image Processing, 2019, 16 : 2027 - 2041
  • [44] Fast computation of 2D and 3D Legendre moments using multi-core CPUs and GPU parallel architectures
    Hosny, Khalid M.
    Salah, Ahmad
    Saleh, Hassan, I
    Sayed, Mahmoud
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2019, 16 (06) : 2027 - 2041
  • [45] A pixel pipeline architecture with selective z-test scheme for 3D graphics processors
    Park, Jinhong
    Kim, Il-San
    Park, Woo-Chan
    Park, Yong-Jin
    Han, Tack-Don
    MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (03) : 373 - 380
  • [46] BOUNDARY ELEMENT PARALLEL COMPUTATION FOR 3D ELASTOSTATICS USING CUDA
    Wang, Yingjun
    Wang, Qifu
    Wang, Gang
    Huang, Yunbao
    Wei, Yixiong
    PROCEEDINGS OF THE ASME INTERNATIONAL DESIGN ENGINEERING TECHNICAL CONFERENCES AND COMPUTERS AND INFORMATION IN ENGINEERING CONFERENCE, 2011, VOL 2, PTS A AND B, 2012, : 347 - 355
  • [47] A parallel computation for 3D complex seepage flow using OpenMP
    Fu, Jun-Feng
    Jin, Sheng
    Gongcheng Lixue/Engineering Mechanics, 2009, 26 (12): : 216 - 221
  • [48] Fast Computation of Volumetric Thickness of 3D Objects Using GPU
    Inui, Masatomo
    Naganuma, Sinnosuke
    Oki, Nao
    Umezu, Nobuyuki
    IEEE ROBOTICS AND AUTOMATION LETTERS, 2021, 6 (04) : 6717 - 6724
  • [49] A parallel fast multipole accelerated integral equation scheme for 3D Stokes equations
    Wang, Haitao
    Lei, Ting
    Li, Jin
    Huang, Jingfang
    Yao, Zhenhan
    INTERNATIONAL JOURNAL FOR NUMERICAL METHODS IN ENGINEERING, 2007, 70 (07) : 812 - 839
  • [50] 3-D video coding algorithm based wavelet transform using lifting scheme
    Rui, GS
    Qiu, F
    WAVELET ANALYSIS AND ACTIVE MEDIA TECHNOLOGY VOLS 1-3, 2005, : 1171 - 1175