A Novel High-Speed Parallel Scheme for Data Sorting Algorithm Based on FPGA

被引:0
|
作者
Dong, Shengnan [1 ]
Wang, Xiaotao [1 ]
Wang, Xingbo [2 ]
机构
[1] Nanjing Univ Aeronaut & Astronaut, Coll Astronaut, Nanjing 210016, Peoples R China
[2] Shandong Univ, Sch Control Sci & Engn, Jinan, Peoples R China
关键词
data sorting algorithm; FPGA; parallel sorting; normalized cross-correlation image matching;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Efficient data sorting is important for searching and optimization algorithms in high time demanding fields such as image and multi-media data processing. To accelerate the data sorting algorithm applied in practical normalized cross-correlation image matching, a novel high-speed parallel sorting scheme based on field programmable gate array (FPGA) is proposed in this paper. When the FPGA chip used has low available logic resource for sorting, the scheme is further extended with random access memory (RAM) as indicators for sorted data to sort large data set. Function and timing simulation with Quartus II 8.0 and practical experiment of the parallel sorting scheme based on the FPGA chip applied in normalized cross-correlation image matching sub-system have shown that this scheme can effectively improve the speed performance with more logic resources usage.
引用
收藏
页码:3508 / +
页数:2
相关论文
共 50 条
  • [1] High-speed color sorting algorithm based on FPGA implementation
    Chen, Paining
    Gao, Mingyu
    Huang, Jiye
    Yang, Yuxiang
    Zeng, Yu
    2018 IEEE 27TH INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2018, : 235 - 239
  • [2] Design of High-Speed Parallel Data Interface Based on ARM & FPGA
    Zhang, Daode
    Pan, Yurong
    Hu, Xinyu
    JOURNAL OF COMPUTERS, 2012, 7 (03) : 804 - 809
  • [3] An improved MUSIC algorithm implemented with high-speed parallel optimization for FPGA
    Zhou Zou
    Wang Hongyuan
    Yu Guowen
    2006 7TH INTERNATIONAL SYMPOSIUM ON ANTENNAS, PROPAGATION AND EM THEORY, VOLS 1 AND 2, PROCEEDINGS, 2006, : 426 - 429
  • [4] A Novel Parallel Timing Synchronization Scheme for High-Speed Receivers
    Morini, Marco
    Ugolini, Alessandro
    Colavolpe, Giulio
    Foggi, Tommaso
    Vannucci, Armando
    IEEE COMMUNICATIONS LETTERS, 2024, 28 (09) : 2151 - 2155
  • [5] High-speed FPGA-based Implementations of a Genetic Algorithm
    Vavouras, Michalis
    Papadimitriou, Kyprianos
    Papaefstathiou, Ioannis
    2009 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2009, : 9 - 16
  • [6] Novel high-speed FPGA-based FFT processor
    Wang, Xudong
    Xu, Wei
    Dang, Xiaoyu
    Transactions of Nanjing University of Aeronautics and Astronautics, 2013, 30 (01) : 82 - 87
  • [7] NOVEL HIGH-SPEED FPGA-BASED FFT PROCESSOR
    王旭东
    徐伟
    党小宇
    Transactions of Nanjing University of Aeronautics & Astronautics, 2013, 30 (01) : 82 - 87
  • [8] NOVEL HIGH-SPEED FPGA-BASED FFT PROCESSOR
    王旭东
    徐伟
    党小宇
    Transactions of Nanjing University of Aeronautics and Astronautics, 2013, (01) : 82 - 87
  • [9] A high-speed data acquisition system based on FPGA for tokamak
    Shu, Shuangbao
    Wang, Le
    Liu, Dongmei
    Chen, Meiwen
    Zhang, Yuzhong
    Luo, Jiarong
    Ji, Feng
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2018, 89 (10):
  • [10] High-speed broadband data acquisition system based on FPGA
    刘军智
    Journal of Measurement Science and Instrumentation, 2013, (03) : 223 - 227