A Novel High-Speed Parallel Scheme for Data Sorting Algorithm Based on FPGA

被引:0
|
作者
Dong, Shengnan [1 ]
Wang, Xiaotao [1 ]
Wang, Xingbo [2 ]
机构
[1] Nanjing Univ Aeronaut & Astronaut, Coll Astronaut, Nanjing 210016, Peoples R China
[2] Shandong Univ, Sch Control Sci & Engn, Jinan, Peoples R China
关键词
data sorting algorithm; FPGA; parallel sorting; normalized cross-correlation image matching;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Efficient data sorting is important for searching and optimization algorithms in high time demanding fields such as image and multi-media data processing. To accelerate the data sorting algorithm applied in practical normalized cross-correlation image matching, a novel high-speed parallel sorting scheme based on field programmable gate array (FPGA) is proposed in this paper. When the FPGA chip used has low available logic resource for sorting, the scheme is further extended with random access memory (RAM) as indicators for sorted data to sort large data set. Function and timing simulation with Quartus II 8.0 and practical experiment of the parallel sorting scheme based on the FPGA chip applied in normalized cross-correlation image matching sub-system have shown that this scheme can effectively improve the speed performance with more logic resources usage.
引用
收藏
页码:3508 / +
页数:2
相关论文
共 50 条
  • [41] HRSE: a novel high-speed random sampling encryption scheme on big data
    Peng, Junru
    Xu, Heng
    Song, Jun
    2021 IEEE 15TH INTERNATIONAL CONFERENCE ON BIG DATA SCIENCE AND ENGINEERING (BIGDATASE 2021), 2021, : 57 - 64
  • [42] A High-speed Reliable Data Transfer Method based on FPGA Hardware Acknowledgement
    Tian, Kaiyun
    Wu, Jie
    Sun, Liuyang
    Dong, Qingyun
    Zhang, Le
    2014 19TH IEEE-NPSS REAL TIME CONFERENCE (RT), 2014,
  • [43] A new high-speed FPGA and Ethernet Based Embedded Data Acquisition System
    Luan, Zhong
    Zhang, Weigong
    Zhang, Yongxiang
    Lu, Yan
    INTERNATIONAL CONFERENCE ON FUTURE COMPUTER SUPPORTED EDUCATION, 2012, 2 : 444 - 449
  • [44] FPGA design of the high-speed data transmission based on S5933
    Wu, JP
    ISTM/2005: 6th International Symposium on Test and Measurement, Vols 1-9, Conference Proceedings, 2005, : 5481 - 5483
  • [45] Accurate counting algorithm for high-speed parallel applications
    Wang, Junchang
    Li, Tao
    Fu, Xiong
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2019, 31 (13):
  • [46] FPGA Implementation of High-Speed Parallel Maximum a Posteriori (MAP) Decoders
    del Barco, Martin I.
    Maggio, Gabriel N.
    Morero, Damian A.
    Fernandez, Javier
    Ramos, Facundo
    Carrer, Hugo S.
    Hueda, Mario R.
    2009 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA 2009), 2009, : 98 - +
  • [47] Research on error-correction algorithm of high-speed QKD system based on FPGA
    Tang, Shi-Biao
    Cheng, Jie
    INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2019, 17 (02)
  • [48] Research and Implement of Head Milled Rice Detection High-speed Algorithm based on FPGA
    Li Mingwei
    Zhang Wei
    PROCEEDINGS OF THE 2009 2ND INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOLS 1-9, 2009, : 3413 - 3416
  • [49] Parallel Lossless Compression of Raw Bayer Images on FPGA-Based High-Speed Camera
    Regorsek, Zan
    Gorkic, Ales
    Trost, Andrej
    SENSORS, 2024, 24 (20)
  • [50] Design of High-Speed Autonomous Sorting system with GRASP Distribution Algorithm
    Sinche, Julio
    Arias, Julio
    Arce, Diego
    Balbuena, Jose
    Cuellar, Francisco
    2024 LATIN AMERICAN ROBOTICS SYMPOSIUM, LARS 2024, 2024,