A Novel High-Speed Parallel Scheme for Data Sorting Algorithm Based on FPGA

被引:0
|
作者
Dong, Shengnan [1 ]
Wang, Xiaotao [1 ]
Wang, Xingbo [2 ]
机构
[1] Nanjing Univ Aeronaut & Astronaut, Coll Astronaut, Nanjing 210016, Peoples R China
[2] Shandong Univ, Sch Control Sci & Engn, Jinan, Peoples R China
关键词
data sorting algorithm; FPGA; parallel sorting; normalized cross-correlation image matching;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Efficient data sorting is important for searching and optimization algorithms in high time demanding fields such as image and multi-media data processing. To accelerate the data sorting algorithm applied in practical normalized cross-correlation image matching, a novel high-speed parallel sorting scheme based on field programmable gate array (FPGA) is proposed in this paper. When the FPGA chip used has low available logic resource for sorting, the scheme is further extended with random access memory (RAM) as indicators for sorted data to sort large data set. Function and timing simulation with Quartus II 8.0 and practical experiment of the parallel sorting scheme based on the FPGA chip applied in normalized cross-correlation image matching sub-system have shown that this scheme can effectively improve the speed performance with more logic resources usage.
引用
收藏
页码:3508 / +
页数:2
相关论文
共 50 条
  • [21] High-speed Data Sampling Based on FPGA and Its Application in Flowmeter
    Wang Yuhui
    Dai Ju
    2009 WASE INTERNATIONAL CONFERENCE ON INFORMATION ENGINEERING, ICIE 2009, VOL I, 2009, : 24 - 27
  • [22] High-speed FPGA Implementation of an Improved LMS Algorithm
    Dong, Xianglei
    Li, Huiyong
    Wang, Yu
    2013 INTERNATIONAL CONFERENCE ON COMPUTATIONAL PROBLEM-SOLVING (ICCP), 2013, : 342 - 345
  • [23] A shift register architecture for high-speed data sorting
    Lee, CY
    Tsai, JM
    JOURNAL OF VLSI SIGNAL PROCESSING, 1995, 11 (03): : 273 - 280
  • [24] Design and FPGA Implementation of High-speed Parallel FIR Filters
    Hou, Baolin
    Yao, Yuancheng
    Qin, Mingwei
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON MECHATRONICS, ROBOTICS AND AUTOMATION (ICMRA 2015), 2015, 15 : 975 - 979
  • [25] CUDA-based algorithm for high-speed parallel Gaussian filtering
    Lu, Wenlong
    Wang, Jianjun
    Liu, Xiaojun
    Huazhong Keji Daxue Xuebao (Ziran Kexue Ban)/Journal of Huazhong University of Science and Technology (Natural Science Edition), 2011, 39 (05): : 10 - 13
  • [27] AES Encryption and Decryption Algorithm for High-Speed Design FPGA-Based
    Zhou Yong-hong
    Shao Jin-xiang
    Xiao Shun-wen
    Tang Zheng-ming
    NATIONAL CONFERENCE OF HIGHER VOCATIONAL AND TECHNICAL EDUCATION ON COMPUTER INFORMATION, 2010, : 266 - +
  • [28] A FPGA-based Communication Scheme of Classical Channel in High-speed QKD system
    Li, Qiong
    Ma, Siyou
    Mao, Haokun
    Meng, Lin
    2014 TENTH INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING (IIH-MSP 2014), 2014, : 227 - 230
  • [29] Novel high-speed A/D conversion scheme based on segmented multi-division search algorithm
    School of Microelectronics and Solid-State Electronics, University of Electronic Science and Technology of China, Chengdu 610054, China
    Dianzi Keji Diaxue Xuebao, 2008, 1 (61-64):
  • [30] High-speed QPSK parallel demodulation method based on data decomposition
    Yan D.
    Wang Y.
    Wu T.
    Sun K.
    Xi Tong Gong Cheng Yu Dian Zi Ji Shu/Systems Engineering and Electronics, 2018, 40 (07): : 1600 - 1607