A Novel Parallel Timing Synchronization Scheme for High-Speed Receivers

被引:0
|
作者
Morini, Marco [1 ]
Ugolini, Alessandro [1 ]
Colavolpe, Giulio [1 ]
Foggi, Tommaso [1 ]
Vannucci, Armando [1 ]
机构
[1] Univ Parma, Dept Engn & Architecture, I-43124 Parma, Italy
关键词
Symbols; Indexes; Synchronization; Parallel architectures; Hardware; Interpolation; Complexity theory; Timing synchronization; parallel implementation;
D O I
10.1109/LCOMM.2024.3428911
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
We address the parallel implementation of a closed-loop symbol timing synchronizer in digital receivers. Starting from a serial timing recovery loop, we propose a low-complexity parallel architecture which, unlike parallel schemes available in the literature, employs a single numerically controlled oscillator, and is practically suitable for high-speed receivers. Numerical simulations are carried out to compare the performance of serial and parallel implementations in terms of bit error rate. Results show that the proposed architecture achieves the same performance as the serial algorithm and is robust enough to ensure good performance also with high order modulations, which are critical for modern high throughput applications.
引用
收藏
页码:2151 / 2155
页数:5
相关论文
共 50 条
  • [1] CLOCK SYNCHRONIZATION DEVICES FOR HIGH-SPEED RECEIVERS
    SIDNEV, AN
    [J]. TELECOMMUNICATIONS AND RADIO ENGINEERING, 1992, 47 (02) : 86 - 91
  • [2] A Parallel Solution of Timing Synchronization in High-Speed Remote Sensing Data Transmission
    Teng, Fei
    Yang, Wenge
    Yan, Jining
    Ma, Hongbin
    Jiao, Yiwen
    Gao, Zefu
    [J]. REMOTE SENSING, 2023, 15 (13)
  • [3] Novel self-synchronization scheme for high-speed packet TDM networks
    Xia, TJ
    Kao, YH
    Liang, Y
    Lou, JW
    Ahn, KH
    Boyraz, O
    Nowak, GA
    Said, AA
    Islam, MN
    [J]. IEEE PHOTONICS TECHNOLOGY LETTERS, 1999, 11 (02) : 269 - 271
  • [4] COMPACT HIGH-SPEED PARALLEL MULTIPLICATION SCHEME
    STENZEL, WJ
    KUBITZ, WJ
    GARCIA, GH
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1977, 26 (10) : 948 - 957
  • [5] Parallel digital architectures for high-speed adaptive DSSS receivers
    Berner, S
    De Leon, P
    [J]. CONFERENCE RECORD OF THE THIRTY-FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2000, : 1298 - 1302
  • [6] A joint implementation for bit synchronization and filtering in high-speed digital receivers
    Yang, Jie
    Cui, Song-Qi
    Liu, Ce-Lun
    [J]. Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology, 2010, 30 (12): : 1465 - 1469
  • [7] Optimizing the Timing Center for High-Speed Parallel Buses
    Oh, Dan
    Vaidyanath, Arun
    Madden, Chris
    Frans, Yohan
    Kim, Woopoung
    [J]. 2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 168 - 175
  • [8] An Effective Timing Synchronization Scheme for DHTR UWB Receivers
    Tai-Jung Huang
    Jar-Ferr Yang
    [J]. Wireless Personal Communications, 2017, 95 : 3495 - 3508
  • [9] An Effective Timing Synchronization Scheme for DHTR UWB Receivers
    Huang, Tai-Jung
    Yang, Jar-Ferr
    [J]. WIRELESS PERSONAL COMMUNICATIONS, 2017, 95 (04) : 3495 - 3508
  • [10] A Novel High-Speed Parallel Scheme for Data Sorting Algorithm Based on FPGA
    Dong, Shengnan
    Wang, Xiaotao
    Wang, Xingbo
    [J]. PROCEEDINGS OF THE 2009 2ND INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOLS 1-9, 2009, : 3508 - +