Design of online testable fast divider

被引:0
|
作者
Nagamani, A. N. [1 ]
Supreetha, N. J. [1 ]
机构
[1] PES Inst Technol, Bangalore, Karnataka, India
关键词
PTL -Pass Transistor Logic; BIST - Built-in Self-Test; LFSR - Linear Feedback Shift Register; PRPG - Pseudo Random Pattern Generation; CA-Cellular Automation; MISR - Multiple Input Signature Register;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Division is the critical arithmetic operation for high speed digital design like 3-D graphics and DSP applications. Faster the arithmetic operation so is the application and power efficiency of such operations leads to durability of the system. But VLSI implementation of division is generally slower and more area consuming than the other three basic arithmetic operations such as addition, subtraction and multiplication. Owing to its advantages over PTL, CMOS logic based divider proves 92% faster and 99% power efficient with 25% area overhead. Also the complexity of the divider circuit causes its testing a bottleneck to system testing. Here we propose optimized non-restoring division algorithm with remainder decoding using CMOS logic in 90nm technology. Also we demonstrate the application of BIST to larger divider circuit. We compare the use of conventional LFSR and Cellular Automation for PRPG. And for output compression and signature analysis MISRs seem to be very effective due to their less area overhead.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Design of a fast, easily testable ALU
    Blanton, RD
    Hayes, JP
    14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 9 - 16
  • [2] Synthesizing fast, online-testable control units
    Hellebrand, S
    Wunderlich, HJ
    Herwig, A
    IEEE DESIGN & TEST OF COMPUTERS, 1998, 15 (04): : 36 - 41
  • [3] On the design of fast, easily testable ALU's
    Blanton, RD
    Hayes, JP
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (02) : 220 - 223
  • [4] Fast testable design for SRAM-based FPGAs
    Doumar, A
    Ohmameuda, T
    Ito, H
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2000, E83D (05): : 1116 - 1127
  • [6] Design of Compact Reversible Online Testable Ripple Carry Adder
    Bose, Avishek
    Babu, Hafiz Md. Hasan
    Gupta, Shalini
    2015 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (WIECON-ECE), 2015, : 556 - 560
  • [7] C-testable carry-free divider
    Srinivas, H.R.
    Vinnakota, Bapiraju
    Parhi, Keshab K.
    IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 1994, 2 (04) : 472 - 488
  • [8] Design and Analysis of ESOP based Online Testable Reversible SRAM Array
    Nagamani, A. N.
    Agrawal, Vinod Kumar
    Bhat, Ramya M.
    Shrilakshmi, N. K.
    Sonnad, Vijaya K.
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRONICS, COMPUTERS AND COMMUNICATIONS (ICAECC), 2014,
  • [9] Online testable reversible logic circuit design using NAND blocks
    Vasudevan, DP
    Lala, PK
    Parkerson, JP
    19TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2004, : 324 - 331
  • [10] TESTABLE DESIGN
    DASGUPTA, S
    IEEE DESIGN & TEST OF COMPUTERS, 1988, 5 (04): : 1 - 1