Design of online testable fast divider

被引:0
|
作者
Nagamani, A. N. [1 ]
Supreetha, N. J. [1 ]
机构
[1] PES Inst Technol, Bangalore, Karnataka, India
关键词
PTL -Pass Transistor Logic; BIST - Built-in Self-Test; LFSR - Linear Feedback Shift Register; PRPG - Pseudo Random Pattern Generation; CA-Cellular Automation; MISR - Multiple Input Signature Register;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Division is the critical arithmetic operation for high speed digital design like 3-D graphics and DSP applications. Faster the arithmetic operation so is the application and power efficiency of such operations leads to durability of the system. But VLSI implementation of division is generally slower and more area consuming than the other three basic arithmetic operations such as addition, subtraction and multiplication. Owing to its advantages over PTL, CMOS logic based divider proves 92% faster and 99% power efficient with 25% area overhead. Also the complexity of the divider circuit causes its testing a bottleneck to system testing. Here we propose optimized non-restoring division algorithm with remainder decoding using CMOS logic in 90nm technology. Also we demonstrate the application of BIST to larger divider circuit. We compare the use of conventional LFSR and Cellular Automation for PRPG. And for output compression and signature analysis MISRs seem to be very effective due to their less area overhead.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] DESIGN OF EASILY TESTABLE LOGIC
    ROMANKEVICH, AM
    STUKACH, ND
    AUTOMATION AND REMOTE CONTROL, 1991, 52 (03) : 428 - 434
  • [22] Design of a fast radix-4 SRT divider and its VLSI implementation
    Wey, CL
    Wang, CP
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1999, 146 (04): : 205 - 210
  • [23] THE DESIGN OF A TESTABLE PARALLEL MULTIPLIER
    SUNG, JH
    IEEE TRANSACTIONS ON COMPUTERS, 1990, 39 (03) : 411 - 416
  • [24] A testable BIST design for PLL
    Chang, YJ
    Lin, ST
    Luo, KL
    Wu, WC
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 204 - 207
  • [25] TESTABLE DESIGN WITH PLA MACROS
    SOMENZI, F
    GAI, S
    MEZZALAMA, M
    PRINETTO, P
    MICROPROCESSING AND MICROPROGRAMMING, 1985, 15 (03): : 119 - 128
  • [26] ON THE DESIGN OF PSEUDOEXHAUSTIVE TESTABLE PLAS
    HA, DS
    REDDY, SM
    IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (04) : 468 - 472
  • [27] Fast C-testable array multipliers
    Gizopoulos, D
    Nikolos, D
    Paschalis, A
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1996, 80 (04) : 561 - 582
  • [28] Design of a complex divider
    Ercegovac, MD
    Muller, JM
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XIV, 2004, 5559 : 51 - 59
  • [29] Constructing Online Testable Circuits Using Reversible Logic
    Mahammad, Sk. Noor
    Veezhinathan, Kamakoti
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2010, 59 (01) : 101 - 109
  • [30] CMOS realization of online testable reversible logic gates
    Vasudevan, DP
    Lala, PK
    Parkerson, JP
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 309 - 310