A low-power low-noise CMOS amplifier for neural recording applications

被引:1133
|
作者
Harrison, RR [1 ]
Charles, C [1 ]
机构
[1] Univ Utah, Dept Elect & Comp Engn, Salt Lake City, UT 84112 USA
关键词
analog integrated circuits; biosignal amplifier; low noise; low-power circuit design; neural amplifier; noise efficiency factor; subthreshold circuit design; weak inversion;
D O I
10.1109/JSSC.2003.811979
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
There is a need among scientists and clinicians for low-noise low-power biosignal amplifiers capable of amplifying signals in the millihertz-to-kilohertz range while rejecting large dc offsets generated at the electrode-tissue interface. The advent of fully implantable multielectrode arrays has created the need for fully integrated micropower amplifiers. We designed and tested a novel bioamplifier that uses a MOS-bipolar pseudoresistor element to amplify low-frequency signals down to the millihertz range while rejecting large dc offsets. We derive the theoretical noise-power tradeoff limit-the noise efficiency factor-for this amplifier and demonstrate that our VLSI implementation approaches this limit by selectively operating MOS transistors in either weak or strong inversion. The resulting amplifier, built in a standard 1.5-mum CMOS process, passes signals from 0.025 Hz to 7.2 kHz with an input-referred noise of 2.2 muVrms and a power dissipation of 80 muW while consuming 0.16 mm(2) of chip area. Our design technique was also used to develop an electroencephalogram amplifier having a bandwidth of 30 Hz and a power dissipation of 0.9 muW while maintaining a similar noise-power tradeoff.
引用
收藏
页码:958 / 965
页数:8
相关论文
共 50 条
  • [1] A low-power, low-noise CMOS amplifier for neural recording applications
    Harrison, RR
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 197 - 200
  • [2] Low-Power Low-Noise Versatile Amplifier for Neural Signal Recording
    Kmon, Piotr
    ICSES 2008 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS, CONFERENCE PROCEEDINGS, 2008, : 141 - 146
  • [3] A LOW-NOISE LOW-POWER FRONT-END AMPLIFIER FOR NEURAL-RECORDING APPLICATIONS
    Zarifi, Mohammad Hossein
    Frounchi, Javad
    Tinati, Mohammad A.
    Farshchi, Shahin
    Judy, Jack W.
    BIOMEDICAL ENGINEERING-APPLICATIONS BASIS COMMUNICATIONS, 2010, 22 (04): : 301 - 306
  • [4] A CMOS Low-Noise and Low-Power Transimpedance Amplifier
    Dehkordi, Mehrdad Amirkhan
    Mirsanei, Seyed Mehdi
    Zohoori, Soorena
    2021 29TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2021, : 107 - 111
  • [5] A Power Efficient Low-noise and High Swing CMOS Amplifier for Neural Recording Applications
    Naderi, Kebria
    Shad, Erwin
    Molinas, Marta
    Heidari, Ali
    42ND ANNUAL INTERNATIONAL CONFERENCES OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY: ENABLING INNOVATIVE TECHNOLOGIES FOR GLOBAL HEALTHCARE EMBC'20, 2020, : 4298 - 4301
  • [6] A Low-Power, Low-Noise Neural Recording Amplifier for Implantable Biomedical Devices
    Kim, Hyung Seok
    Cha, Hyouk-Kyu
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 275 - 276
  • [7] A Low-Noise Biopotential CMOS Amplifier IC Using Low-Power Two-Stage OTA for Neural Recording Applications
    Kim, Hyung Seok
    Cha, Hyouk-Kyu
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (05)
  • [8] A Low-Power CMOS Low-Noise Amplifier for Ultra-Wideband Applications
    Chang, Chun-Tuan
    Wang, Sen
    2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [9] An Ultralow-Power Low-Noise CMOS Biopotential Amplifier for Neural Recording
    Yang, Tan
    Holleman, Jeremy
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (10) : 927 - 931
  • [10] A Low-Power Low-Noise Biopotential Amplifier in 28 nm CMOS
    Koleibi, Esmaeil Ranjbar
    Benhouria, Maher
    Koua, Konin
    Lemaire, William
    Roy, Sebastien
    Fontaine, Rejean
    2022 20TH IEEE INTERREGIONAL NEWCAS CONFERENCE (NEWCAS), 2022, : 143 - 147