Exploring Main Memory Design Based on Racetrack Memory Technology

被引:22
|
作者
Hu, Qingda [1 ]
Sung, Guangyu [2 ]
Shu, Jiwu [1 ]
Zhang, Chao [2 ]
机构
[1] Tsinghua Univ, Dept Comp Sci & Technol, Beijing, Peoples R China
[2] Peking Univ, CECA, Beijing, Peoples R China
关键词
Main Memory; Racetrack; Shifts; Performance; Energy;
D O I
10.1145/2902961.2902967
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Emerging non-volatile memories (NVMs), which include PC-RAM and STT-RAM, have been proposed to replace DRAM, mainly because they have better scalability and lower standby power. However, previous research has demonstrated that these NVMs cannot completely replace DRAM due to either lifetime/performance (PCRAM) or density (STTRAM) issues. Recently, a new type of emerging NVM, called Racetrack Memory (RM), has attracted more and more attention of memory researchers because it has ultra-high density and fast access speed without the write cycle issue. However, there lacks research on how to leverage RM for main memory. To this end, we explore main memory design based on RM technology in both circuit and architecture levels. In the circuit level, we propose the structure of the RM based main memory and investigate different design parameters. In the architecture level, we design a simple and efficient shift-sense address mapping policy to reduce 95% shift operations for performance improvement and power saving. At the same time, we analyze the efficiency of existing optimization strategies for NVM main memory. Our experiments show that RM can outperform DRAM for main memory, in respect of density, performance, and energy efficiency.
引用
收藏
页码:397 / 402
页数:6
相关论文
共 50 条
  • [31] HSPICE Macromodel of a PMA Racetrack Memory
    Junsangsri, Pilin
    Han, Jie
    Lombardi, Fabrizio
    2015 IEEE NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE (NMDC), 2015,
  • [32] Shift-Aware Racetrack Memory
    Atoofian, Ehsan
    Saghir, Ahsan
    2015 33RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2015, : 427 - 430
  • [33] RESEARCHERS ON TRACK FOR 'RACETRACK MEMORY' BREAKTHROUGH
    不详
    ELECTRONICS WORLD, 2016, 122 (1958): : 6 - 6
  • [34] Racetrack memory heads for the finish line
    不详
    PHYSICS WORLD, 2011, 24 (02) : 5 - 5
  • [35] Nonmagnetic impurities in skyrmion racetrack memory
    Potkina, M. N.
    Lobanov, I. S.
    Uzdin, V. M.
    NANOSYSTEMS-PHYSICS CHEMISTRY MATHEMATICS, 2020, 11 (06): : 628 - 635
  • [36] Performance Analysis on Structure of Racetrack Memory
    Zhang, Hongbin
    Zhang, Chao
    Hu, Qingda
    Yang, Chengmo
    Shu, Jiwu
    2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2018, : 367 - 374
  • [37] Data in the Fast Lanes of RACETRACK MEMORY
    Parkin, Stuart S. P.
    SCIENTIFIC AMERICAN, 2009, 300 (06) : 76 - 81
  • [38] Design of Beidou Navigation Terminal Based on Hybrid PCM Main Memory
    Liu, Tiantian
    Yue, Qiang
    Wu, Xiaoqiang
    2016 2ND IEEE INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATIONS (ICCC), 2016, : 1762 - 1766
  • [39] Design of persistent embedded main memory databases on non-volatile memory
    Zhuge, Qing-Feng (qfzhuge@gmail.com), 2016, Chinese Academy of Sciences (27):
  • [40] Machine Learning Based Design Space Exploration for Hybrid Main-Memory Design
    Sen, Satyabrata
    Imam, Neena
    MEMSYS 2019: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, 2019, : 480 - 489