Exploring Main Memory Design Based on Racetrack Memory Technology

被引:22
|
作者
Hu, Qingda [1 ]
Sung, Guangyu [2 ]
Shu, Jiwu [1 ]
Zhang, Chao [2 ]
机构
[1] Tsinghua Univ, Dept Comp Sci & Technol, Beijing, Peoples R China
[2] Peking Univ, CECA, Beijing, Peoples R China
关键词
Main Memory; Racetrack; Shifts; Performance; Energy;
D O I
10.1145/2902961.2902967
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Emerging non-volatile memories (NVMs), which include PC-RAM and STT-RAM, have been proposed to replace DRAM, mainly because they have better scalability and lower standby power. However, previous research has demonstrated that these NVMs cannot completely replace DRAM due to either lifetime/performance (PCRAM) or density (STTRAM) issues. Recently, a new type of emerging NVM, called Racetrack Memory (RM), has attracted more and more attention of memory researchers because it has ultra-high density and fast access speed without the write cycle issue. However, there lacks research on how to leverage RM for main memory. To this end, we explore main memory design based on RM technology in both circuit and architecture levels. In the circuit level, we propose the structure of the RM based main memory and investigate different design parameters. In the architecture level, we design a simple and efficient shift-sense address mapping policy to reduce 95% shift operations for performance improvement and power saving. At the same time, we analyze the efficiency of existing optimization strategies for NVM main memory. Our experiments show that RM can outperform DRAM for main memory, in respect of density, performance, and energy efficiency.
引用
收藏
页码:397 / 402
页数:6
相关论文
共 50 条
  • [41] A Novel Design of a 3D Racetrack Memory Based on Functional Segments in Cylindrical Nanowire Arrays
    Rial, Javier
    Proenca, Mariana P.
    NANOMATERIALS, 2020, 10 (12) : 1 - 14
  • [42] Ultra-Dense Ring-Shaped Racetrack Memory Cache Design
    Wang, Guanda
    Zhang, Yue
    Zhang, Beibei
    Wu, Bi
    Nan, Jiang
    Zhang, Xueying
    Zhang, Zhizhong
    Klein, Jacques-Olivier
    Ravelosona, Dafine
    Wang, Zhaohao
    Zhang, Youguang
    Zhao, Weisheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (01) : 215 - 225
  • [43] PHASE-CHANGE TECHNOLOGY AND THE FUTURE OF MAIN MEMORY
    Lee, Benjamin C.
    Zhou, Ping
    Yang, Jun
    Zhang, Youtao
    Zhao, Bo
    Ipek, Engin
    Mutlu, Onur
    Burger, Doug
    IEEE MICRO, 2010, 30 (01) : 131 - 141
  • [44] Direct Rambus technology: The new main memory standard
    Crisp, R
    IEEE MICRO, 1997, 17 (06) : 18 - 28
  • [45] Performance-centric Register File Design for GPUs using Racetrack Memory
    Wang, Shuo
    Liang, Yun
    Zhang, Chao
    Xie, Xiaolong
    Sun, Guangyu
    Liu, Yongpan
    Wang, Yu
    Li, Xiuhong
    2016 21ST ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2016, : 25 - 30
  • [46] From Device to System: Cross-layer Design Exploration of Racetrack Memory
    Sun, Guangyu
    Zhang, Chao
    Li, Hehe
    Zhang, Yue
    Zhang, Weiqi
    Gu, Yizi
    Sun, Yinan
    Klein, J. -O.
    Ravelosona, D.
    Liu, Yongpan
    Zhao, Weisheng
    Yang, Huazhong
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1018 - 1023
  • [47] Racetrack Memory-Based Nonvolatile Storage Elements for Multicontext FPGAs
    Huang, Kejie
    Zhao, Rong
    Lian, Yong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (05) : 1885 - 1894
  • [48] Task Allocation on Nonvolatile-Memory-Based Hybrid Main Memory
    Tian, Wanyong
    Zhao, Yingchao
    Shi, Liang
    Li, Qingan
    Li, Jianhua
    Xue, Chun Jason
    Li, Minming
    Chen, Enhong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (07) : 1271 - 1284
  • [49] Pin Tumbler Lock: A Shift based Encryption Mechanism for Racetrack Memory
    Zhang, Hongbin
    Zhang, Chao
    Zhang, Xian
    Sun, Guangyu
    Shu, Jiwu
    2016 21ST ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2016, : 354 - 359
  • [50] Deletion Error Correction based on Polar Codes in Skyrmion Racetrack Memory
    Sun, He
    Liu, Rongke
    Tian, Kuangda
    Zou, Tong
    Feng, Baoping
    2021 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE (WCNC), 2021,