Exploring Main Memory Design Based on Racetrack Memory Technology

被引:22
|
作者
Hu, Qingda [1 ]
Sung, Guangyu [2 ]
Shu, Jiwu [1 ]
Zhang, Chao [2 ]
机构
[1] Tsinghua Univ, Dept Comp Sci & Technol, Beijing, Peoples R China
[2] Peking Univ, CECA, Beijing, Peoples R China
关键词
Main Memory; Racetrack; Shifts; Performance; Energy;
D O I
10.1145/2902961.2902967
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Emerging non-volatile memories (NVMs), which include PC-RAM and STT-RAM, have been proposed to replace DRAM, mainly because they have better scalability and lower standby power. However, previous research has demonstrated that these NVMs cannot completely replace DRAM due to either lifetime/performance (PCRAM) or density (STTRAM) issues. Recently, a new type of emerging NVM, called Racetrack Memory (RM), has attracted more and more attention of memory researchers because it has ultra-high density and fast access speed without the write cycle issue. However, there lacks research on how to leverage RM for main memory. To this end, we explore main memory design based on RM technology in both circuit and architecture levels. In the circuit level, we propose the structure of the RM based main memory and investigate different design parameters. In the architecture level, we design a simple and efficient shift-sense address mapping policy to reduce 95% shift operations for performance improvement and power saving. At the same time, we analyze the efficiency of existing optimization strategies for NVM main memory. Our experiments show that RM can outperform DRAM for main memory, in respect of density, performance, and energy efficiency.
引用
收藏
页码:397 / 402
页数:6
相关论文
共 50 条
  • [21] Skyrmion racetrack memory with an antidot
    Kumar Behera, Aroop
    Murapaka, Chandrasekhar
    Mallick, Sougata
    Bhusan Singh, Braj
    Bedanta, Subhankar
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2021, 54 (02)
  • [22] Design for ReRAM-based Main-Memory Architectures
    Jagasivamani, Meenatchi
    Walden, Candace
    Singh, Devesh
    Kang, Luyi
    Li, Shang
    Asnaashari, Mehdi
    Dubois, Sylvain
    Yeung, Donald
    Jacob, Bruce
    MEMSYS 2019: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, 2019, : 342 - 350
  • [23] Exploring the Impact of Memory Block Permutation on Performance of a Crossbar ReRAM Main Memory
    Ramezani, Morteza
    Elyasi, Nima
    Arjomand, Mohammad
    Kandemir, Mahmut T.
    Sivasubramaniam, Anand
    PROCEEDINGS OF THE 2017 IEEE INTERNATIONAL SYMPOSIUM ON WORKLOAD CHARACTERIZATION (IISWC), 2017, : 167 - 176
  • [24] Exploring Skyrmion Racetrack Memory for High Performance Full-Nonvolatile FTL
    Ya-Hui Yang
    Yu-Pei Liang
    Cheng-Hsiang Tseng
    Shuo-Han Chen
    10TH IEEE NON-VOLATILE MEMORY SYSTEMS AND APPLICATIONS SYMPOSIUM (NVMSA 2021), 2021,
  • [25] Secure Memristor-based Main Memory Secure Memristor-based Main Memory
    Kannan, Sachhidh
    Karimi, Naghmeh
    Sinanoglu, Ozgur
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [26] Design and Optimization of Skyrmion-Based Racetrack Memory by Overcoming Clogging and Annihilation of Skyrmion Signals
    Zhao, Li
    Qiu, Lei
    Zhao, Guoping
    Lai, Ping
    Ran, Nian
    Liang, Xue
    Shen, Laichuan
    Wang, Fang
    SPIN, 2019, 9 (03)
  • [27] A Skyrmion Racetrack Memory based Computing In-memory Architecture for Binary Neural Convolutional Network
    Pan, Yu
    Ouyang, Peng
    Zhao, Yinglin
    Yin, Shouyi
    Zhang, Youguang
    Wei, Shaojun
    Zhao, Weisheng
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 271 - 274
  • [28] An Efficient Racetrack Memory-Based Processing-In-Memory Architecture for Convolutional Neural Networks
    Liu, Bicheng
    Gu, Shouzhen
    Chen, Mingsong
    Kang, Wang
    Hu, Jingtong
    Zhuge, Qingfeng
    Sha, Edwin H-M
    2017 15TH IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL AND DISTRIBUTED PROCESSING WITH APPLICATIONS AND 2017 16TH IEEE INTERNATIONAL CONFERENCE ON UBIQUITOUS COMPUTING AND COMMUNICATIONS (ISPA/IUCC 2017), 2017, : 383 - 390
  • [29] A Durable and Energy Efficient Main Memory Using Phase Change Memory Technology
    Zhou, Ping
    Zhao, Bo
    Yang, Jun
    Zhang, Youtao
    ISCA 2009: 36TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2009, : 14 - 23
  • [30] ERMES: Efficient Racetrack Memory Emulation System based on FPGA
    Spagnolo, Fanny
    Ullah, Salim
    Corsonello, Pasquale
    Kumar, Akash
    2022 32ND INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, FPL, 2022, : 342 - 349