Static timing analysis including power supply noise effect on propagation delay in VLSI circuits

被引:0
|
作者
Bai, G [1 ]
Bobba, S [1 ]
Hajj, IN [1 ]
机构
[1] Univ Illinois, CSRL & ECE Dept, Urbana, IL 61801 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents techniques to include the effect of supply voltage noise on the circuit propagation delay of a digital VLSI circuit. The proposed methods rely on an input-independent approach to calculate the logic gate's worst-case power supply noise. A quasi-static timing analysis is then applied to derive a tight upper-bound on the delay for a selected path with power supply noise effects. This upper-bound can be further reduced by considering the logic constraints and dependencies in the circuit. Experimental results for ISCAS-85 benchmark circuits are presented using the techniques described in the paper. HSPICE simulation results are also used to validate our work.
引用
收藏
页码:295 / 300
页数:6
相关论文
共 50 条
  • [31] A new statistical approach to timing analysis of VLSI circuits
    Lin, RB
    Wu, MC
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 507 - 513
  • [32] Effects of delay models on maximum power estimation of VLSI circuits
    Lu, JM
    Lin, ZG
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 179 - 182
  • [33] Accurate Static Timing Analysis considering Crosstalk Noise Effect
    Lee, Hyungwoo
    Kim, Juho
    IECON 2004: 30TH ANNUAL CONFERENCE OF IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOL 3, 2004, : 2122 - 2125
  • [34] Slope propagation in static timing analysis
    Blaauw, D
    Zolotov, V
    Sundareswaran, S
    Oh, C
    Panda, R
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 338 - 343
  • [35] Slope propagation in static timing analysis
    Blaauw, D
    Zolotov, V
    Sundareswaran, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (10) : 1180 - 1195
  • [36] Cyclone: A Static Timing and Power Engine for Asynchronous Circuits
    Hua, Wenmian
    Lu, Yi-Shan
    Pingali, Keshav
    Manohar, Rajit
    2020 26TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS ASYNC 2020, 2020, : 11 - 19
  • [37] Analysis of timing jitter in inverters induced by power-supply noise
    Strak, Adain
    Tenhunen, Hannu
    IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 53 - 56
  • [38] Analysis of timing jitter in ring oscillators due to power supply noise
    Pialis, T
    Phang, K
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 685 - 688
  • [39] Static timing analysis for self resetting circuits
    Narayanan, V
    Chappell, BA
    Fleischer, BM
    1996 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 119 - 126
  • [40] Static Timing Analysis for Flexible TFT Circuits
    Hsu, Chao-Hsuan
    Liu, Chester
    Ma, En-Hua
    Li, James Chien-Mo
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 799 - 802