Static timing analysis for self resetting circuits

被引:0
|
作者
Narayanan, V
Chappell, BA
Fleischer, BM
机构
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Static timing analysis techniques [1, 2] are widely used to verify the timing behavior of large digital designs [11] implemented predominantly in conventional static CMOS. These techniques, however, are not sufficient to completely verify the dynamic circuit families now finding favor in high-performance designs [11]. In this paper, we describe an approach that extends static timing analysis to a high-performance dynamic CMOS logic family called self-resetting CMOS (SRCMOS) [3, 4]. Due to the circuit structure employed in SRCMOS, designs naturally decompose into a hierarchy of gates and macros; timing analysis must address and preferably exploit this hierarchy. At the gate level, three categories of constraints on pulse timing arise from considering the effects of pulse width, overlap, and collisions. Timing analysis is performed at the macro level, by a) performing timing tests at macro boundaries and b) using macro-bevel delay models. We define various macro-level timing tests which ensure that fundamental gate-level timing constraints are satisfied. We extend the standard delay model to handle leading and trailing edges of signal pulses, across-chip variations, tracking of signals, and slow and fast operating conditions. We have developed an SRCMOS timing analyzer based on this approach; the analyzer was implemented as extensions to a standard static timing analysis program, thus facilitating its integration into an existing design system and methodology.
引用
收藏
页码:119 / 126
页数:8
相关论文
共 50 条
  • [1] Static Timing Analysis for Flexible TFT Circuits
    Hsu, Chao-Hsuan
    Liu, Chester
    Ma, En-Hua
    Li, James Chien-Mo
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 799 - 802
  • [2] Timing Characterization for Static Timing Analysis of Single Flux Quantum Circuits
    Katam, Naveen Kumar
    Pedram, Massoud
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2019, 29 (06)
  • [3] Delay Modeling and static timing analysis for MTCMOS circuits
    Ohkubo, Naoaki
    Usami, Kimiyoshi
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 570 - 575
  • [4] Static Timing Analysis Induced Simulation Errors for Asynchronous Circuits
    Simoglou, Stavros
    Sotiriou, Christos
    Blias, Nikolaos
    34TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT 2021), 2021,
  • [5] Static Timing Analysis of Asynchronous Bundled-Data Circuits
    Gimenez, Gregoire
    Cherkaoui, Abdelkarim
    Cogniard, Guillaume
    Fesquet, Laurent
    2018 24TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC), 2018, : 110 - 118
  • [6] Static timing analysis for level-clocked circuits in the presence of crosstalk
    Hassoun, S
    Cromer, C
    Calvillo-Gámez, E
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (09) : 1270 - 1277
  • [7] Toward stochastic design for digital circuits - Statistical static timing analysis
    Tsukiyama, S
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 762 - 767
  • [8] Static Timing Model Extraction for Combinational Circuits
    Li, Bing
    Knoth, Christoph
    Schneider, Walter
    Schmidt, Manuel
    Schlichtmann, Ulf
    INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 156 - 166
  • [9] Controllability of static CMOS circuits for timing characterization
    Datta, Ramyanshu
    Gupta, Ravi
    Sebastine, Antony
    Abraham, Jacob A.
    d'Abreu, Manuel
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (05): : 481 - 496
  • [10] Controllability of Static CMOS Circuits for Timing Characterization
    Ramyanshu Datta
    Ravi Gupta
    Antony Sebastine
    Jacob A. Abraham
    Manuel d’Abreu
    Journal of Electronic Testing, 2008, 24 : 481 - 496