Static timing analysis including power supply noise effect on propagation delay in VLSI circuits

被引:0
|
作者
Bai, G [1 ]
Bobba, S [1 ]
Hajj, IN [1 ]
机构
[1] Univ Illinois, CSRL & ECE Dept, Urbana, IL 61801 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents techniques to include the effect of supply voltage noise on the circuit propagation delay of a digital VLSI circuit. The proposed methods rely on an input-independent approach to calculate the logic gate's worst-case power supply noise. A quasi-static timing analysis is then applied to derive a tight upper-bound on the delay for a selected path with power supply noise effects. This upper-bound can be further reduced by considering the logic constraints and dependencies in the circuit. Experimental results for ISCAS-85 benchmark circuits are presented using the techniques described in the paper. HSPICE simulation results are also used to validate our work.
引用
收藏
页码:295 / 300
页数:6
相关论文
共 50 条
  • [41] Efficient generation of delay change curves for noise-aware static timing analysis
    Agarwal, K
    Cao, Y
    Sato, T
    Sylvester, D
    Hu, CM
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 77 - 84
  • [42] Analysis of Various Adder Circuits for Low Power Consumption and Minimum Propagation Delay
    Aphale, S.
    Fakir, K.
    Kodagali, S.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING 2016 (ICCASP 2016), 2017, 137 : 349 - 357
  • [43] Scalability Study of PSANDE: Power Supply Analysis for Noise and Delay Estimation
    Rao, Sushmita Kadiyala
    Shivashankar, Bharath
    Robucci, Ryan
    Banerjee, Nilanjan
    Patel, Chintan
    2015 IEEE 33RD VLSI TEST SYMPOSIUM (VTS), 2015,
  • [44] Delay variation analysis in consideration of dynamic power supply noise waveform
    Fukazawa, Mitsuya
    Nagata, Makoto
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 865 - 868
  • [45] Modeling power supply noise in delay testing
    Wang, Jing
    Walker, Duncan M.
    Lu, Xiang
    Majhi, Ananta
    Kruseman, Bram
    Gronthoud, Guido
    Villagra, Luis Elvira
    van de Wiel, Paul J. A. M.
    Eichenberger, Stefan
    IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (03): : 226 - 234
  • [46] Effects of delay models on peak power estimation of VLSI sequential circuits
    Hsiao, MS
    Rudnick, EM
    Patel, JH
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 45 - 51
  • [47] EFFECT OF SCALING OF INTERCONNECTIONS ON THE TIME-DELAY OF VLSI CIRCUITS
    SARASWAT, KC
    MOHAMMADI, F
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1982, 29 (04) : 645 - 650
  • [48] Power supply noise analysis methodology for deep-submicron VLSI chip design
    Chen, HH
    Ling, DD
    DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 638 - 643
  • [49] Power-supply and substrate noise-induced timing jitter in nonoverlapping clock generation circuits
    Strak, Adam
    Gothenberg, Andreas
    Tenhunen, Hannu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (04) : 1041 - 1054
  • [50] Reducing Power-Supply and Ground Noise Induced Timing Jitter in Short Pulse Generation Circuits
    Sun, Jiwei
    Wang, Pingshan
    Zhang, Hanqiao
    2015 IEEE SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY AND SIGNAL INTEGRITY, 2015, : 17 - 21