A Low-Power High-Speed 16T 1-Bit Hybrid Full Adder

被引:0
|
作者
Agrawal, Priya [1 ]
Raghuvanshi, D. K. [1 ]
Gupta, M. K. [1 ]
机构
[1] MANIT, Elect & Comm Engn, Bhopal, India
关键词
full adder; hybrid design; low power; high speed; cadence;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The paper presents a new model of low power 1-bit hybrid adder that uses CMOS and Transmission gate technologies together and produces full swing outputs. This adder is compared with the existing Conventional-CMOS (C-CMOS), CPL, TGA, 14T, 24T hybrid adder and 16T hybrid adder in terms of power, delay and power-delay product in 180-nm and 65-nm technology. The simulations were carried on for different voltages and frequencies on the Cadence Virtuoso using the Spectre simulator. The results conclude that the proposed adder consumes 35-40% low power compared to C-CMOS and is 25-50% faster than C-CMOS.
引用
收藏
页码:348 / 352
页数:5
相关论文
共 50 条
  • [41] Improved 32-bit conditional sum adder for low-power high-speed applications
    Cheng, Kuo-Hsing
    Cheng, Shun-Wen
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2006, 22 (04) : 975 - 989
  • [42] A novel low-power, high-speed carry look ahead adder utilizing 11-T hybrid full adder module based 4:2 compressor unit for low-power applications
    Halder, Nimai
    Mukherjee, Biswarup
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 123 (02)
  • [43] Performance Enhancement of a Hybrid 1-bit Full Adder Circuit
    Chauhan, Sugandha
    Sharma, Tripti
    PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
  • [44] A SURVEY OF LOW POWER HIGH SPEED ONE BIT FULL ADDER
    Chore, N. M.
    Mandavgane, R. N.
    RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, : 302 - +
  • [45] Comprehensive Analysis of a Power-Efficient 1-Bit Hybrid Full Adder Cell
    Kanojia, Ayush
    Agrawal, Sachin
    Lorenzo, Rohit
    WIRELESS PERSONAL COMMUNICATIONS, 2023, 129 (02) : 1097 - 1111
  • [46] Comprehensive Analysis of a Power-Efficient 1-Bit Hybrid Full Adder Cell
    Ayush Kanojia
    Sachin Agrawal
    Rohit Lorenzo
    Wireless Personal Communications, 2023, 129 : 1097 - 1111
  • [47] Design of High performance and Low Power 16T Full Adder Cell for Sub-threshold Technology
    Pakniyat, Ebrahim
    Talebiyan, Seyyed Reza
    Morad, Milad Jalalian Abbasi
    SECOND INTERNATIONAL CONGRESS ON TECHNOLOGY, COMMUNICATION AND KNOWLEDGE (ICTCK 2015), 2015, : 79 - 85
  • [48] A HIGH-SPEED REVERSIBLE LOW-POWER ERROR TOLERANT ADDER
    Raheem, M. A.
    Gupta, Harsh
    Fatima, Kaleem
    Adil, Osman
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 178 - 183
  • [49] Memristor based XNOR for high speed area efficient 1-bit Full Adder
    Singh, Anuradha
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2017, : 1549 - 1553
  • [50] On the design of low-energy hybrid CMOS 1-bit full adder cells
    Goel, S
    Gollamudi, S
    Kumar, A
    Bayoumi, M
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 209 - 212