A Low-Power High-Speed 16T 1-Bit Hybrid Full Adder

被引:0
|
作者
Agrawal, Priya [1 ]
Raghuvanshi, D. K. [1 ]
Gupta, M. K. [1 ]
机构
[1] MANIT, Elect & Comm Engn, Bhopal, India
关键词
full adder; hybrid design; low power; high speed; cadence;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The paper presents a new model of low power 1-bit hybrid adder that uses CMOS and Transmission gate technologies together and produces full swing outputs. This adder is compared with the existing Conventional-CMOS (C-CMOS), CPL, TGA, 14T, 24T hybrid adder and 16T hybrid adder in terms of power, delay and power-delay product in 180-nm and 65-nm technology. The simulations were carried on for different voltages and frequencies on the Cadence Virtuoso using the Spectre simulator. The results conclude that the proposed adder consumes 35-40% low power compared to C-CMOS and is 25-50% faster than C-CMOS.
引用
收藏
页码:348 / 352
页数:5
相关论文
共 50 条
  • [21] A high-speed hybrid Full Adder with low power consumption
    Hemmati, Kamran Delfan
    Fallahpour, Mojtaba Behzad
    Golmakani, Abbas
    Hemmati, Kamyar Delfan
    IEICE ELECTRONICS EXPRESS, 2012, 9 (24): : 1900 - 1905
  • [22] On the design of low power 1-bit full adder cell
    Maeen, Mehrdad
    Foroutan, Vahid
    Navi, Keivan
    IEICE ELECTRONICS EXPRESS, 2009, 6 (16): : 1148 - 1154
  • [23] A scalable high-speed hybrid 1-bit full adder design using XOR-XNOR module
    Hasan, Mehedi
    Islam, Sharnali
    Hossain, Mainul
    Zaman, Hasan U.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (11) : 3597 - 3606
  • [24] Low-power high-speed full adder for portable electronic applications
    Tung, C. -K.
    Shieh, S. -H.
    Cheng, C. -H.
    ELECTRONICS LETTERS, 2013, 49 (17) : 1063 - 1064
  • [25] Design a novel 1-bit full adder with hybrid logic for full-swing, area-efficiency and high-speed
    Arul, A.
    Kathirvelu, M.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 119 (01) : 111 - 130
  • [26] Design a novel 1-bit full adder with hybrid logic for full-swing, area-efficiency and high-speed
    A. Arul
    M. Kathirvelu
    Analog Integrated Circuits and Signal Processing, 2024, 119 : 111 - 130
  • [27] Area-Improved High-Speed Hybrid 1-bit Full Adder Circuit Using 3T-XNOR Gate
    Kadu, Chaitali P.
    Sharma, Manish
    2017 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION, CONTROL AND AUTOMATION (ICCUBEA), 2017,
  • [28] Novel 1-bit full adder cells for low-power System-On-Chip applications
    Sayed, M
    Badawy, W
    SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, 2003, : 314 - 323
  • [29] Area-Efficient High-Speed Hybrid 1-bit Full Adder Circuit Using Modified XNOR Gate
    Kadu, Chaitali P.
    Sharma, Manish
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [30] Low Power Noise Tolerant Domino 1-Bit Full Adder
    Meher, Preetisudha
    Mahapatra, Kamala Kanta
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENERGY CONVERSION TECHNOLOGIES (ICAECT): INTELLIGENT ENERGY MANAGEMENT: TECHNOLOGIES AND CHALLENGES, 2014, : 125 - 129