High throughput floating point exponential function implemented in FPGA

被引:17
|
作者
Malik, Peter [1 ]
机构
[1] Slovak Acad Sci, Inst Informat, Dubrayska Cesta 9, Bratislava 84507, Slovakia
关键词
D O I
10.1109/ISVLSI.2015.61
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three new high throughput FPGA floating point implementations of the power series based exponential function algorithm are proposed. Evaluations of three exponential function algorithms suitable for hardware implementation are also presented. The hardware implementations use 32-bit floating point single precision. The proposed hardware implementation calculates the new exponential function result in every 11 clock cycles. The proposed hardware implementations are designed with high computation speed and throughput. They are oriented for high computation demanding applications with multiple exponential function computations.
引用
收藏
页码:97 / 100
页数:4
相关论文
共 50 条
  • [1] High throughput floating-point dividers implemented in FPGA
    Malik, Peter
    2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 291 - 294
  • [2] Natural logarithm and division floating-point high throughput co-processor implemented in FPGA
    Malik, Peter
    2016 2ND IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2016,
  • [3] A high throughput FPGA-based floating point conjugate gradient implementation
    Lopes, Antonio Roldao
    Constantinides, George A.
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2008, 4943 : 75 - 86
  • [4] FPGA Optimizations for a Pipelined Floating-Point Exponential Unit
    Alachiotis, Nikolaos
    Stamatakis, Alexandros
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2011, 6578 : 316 - 327
  • [5] A High Throughput FPGA-Based Floating Point Conjugate Gradient Implementation for Dense Matrices
    Roldao, Antonio
    Constantinides, George A.
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2010, 3 (01)
  • [6] A parameterized floating-point exponential function for FPGAs
    Detrey, J
    de Dinechin, F
    FPT 05: 2005 IEEE INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2005, : 27 - 34
  • [7] Implementation of the Exponential Function in a Floating-Point Unit
    Álvaro Vázquez
    Elisardo Antelo
    Journal of VLSI signal processing systems for signal, image and video technology, 2003, 33 : 125 - 145
  • [8] Implementation of the exponential function in a floating-point unit
    Vázquez, A
    Antelo, E
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2003, 33 (1-2): : 125 - 145
  • [9] Floating Point Verification in HOL Light: The Exponential Function
    John Harrison
    Formal Methods in System Design, 2000, 16 : 271 - 305
  • [10] Floating point verification in HOL light: The exponential function
    Harrison, J
    FORMAL METHODS IN SYSTEM DESIGN, 2000, 16 (03) : 271 - 305