A high throughput pipelined architecture for blind adaptive equalizer with minimum latency

被引:0
|
作者
Mizuno, M [1 ]
Okello, J [1 ]
Ochi, H [1 ]
机构
[1] Nagano Japan Radio Co Ltd, Iizuka, Fukuoka 8208502, Japan
关键词
blind equalizer; CMA; critical path; pipelined architecture;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a pipelined architecture for an equalizer based on the Multilevel Modified Constant Modulus Algorithm (MMCMA). We also provide the correction factor that mathematically converts the proposed pipelined adaptive equalizer into an equivalent non-pipelined conventional MMCMA based equalizer. The proposed method of pipelining uses modules with 6 filter coefficients, resulting in an overall latency of a single sampling period, along the main transmission line. The basic concept of the proposed architecture is to implement the Finite Impulse Response (FIR) filter and the algorithm portion of the adaptive equalizer, such that the critical path of the whole circuit has a maximum of three complex multipliers and three adders.
引用
收藏
页码:2011 / 2019
页数:9
相关论文
共 50 条
  • [1] A high-throughput pipelined architecture for blind adaptive equalizer with minimum latency
    Mizuno, M
    Ueda, K
    Okello, J
    Ochi, H
    [J]. 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 29 - 32
  • [2] A high-throughput pipelined architecture for blind adaptive equalization with minimum latency
    Mizuno, M
    Ueda, K
    Okello, J
    Ochi, H
    [J]. THIRTY-SIXTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS - CONFERENCE RECORD, VOLS 1 AND 2, CONFERENCE RECORD, 2002, : 980 - 984
  • [3] A high-throughput pipelined CMA equalizer with minimum latency
    Mizuno, W
    Ueda, K
    Okello, J
    Ochi, H
    [J]. 2002 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-IV, PROCEEDINGS, 2002, : 4184 - 4184
  • [4] Pipelined architecture of the LMS adaptive digital filter with the minimum output latency
    Harada, A
    Nishikawa, K
    Kiya, H
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1998, E81A (08) : 1578 - 1585
  • [5] An interleaved/pipelined architecture for adaptive lattice equalizer
    Yu, FQ
    Willson, AN
    [J]. PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 856 - 859
  • [6] Parallel-pipelined architecture for the Kalman based adaptive equalizer
    Santha, Kr.
    Vaidehi, V.
    [J]. 2007 International Conference of Signal Processing, Communications and Networking, Vols 1 and 2, 2006, : 172 - 177
  • [7] Telescopic units: Increasing the average throughput of pipelined designs by adaptive latency control
    Benini, L
    Macii, E
    Poncino, M
    [J]. DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 22 - 27
  • [8] A pipelined memory architecture for high throughput network processors
    Sherwood, T
    Varghese, G
    Calder, B
    [J]. 30TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 288 - 299
  • [9] A high-speed architecture for CMA blind equalizer
    Ueda, K
    Ochi, H
    Okello, J
    Itoh, Y
    [J]. 2002 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-5, CONFERENCE PROCEEDINGS, 2002, : 41 - 43
  • [10] A High-Throughput Pipelined Architecture for JPEG XR Encoding
    Hattori, Koichi
    Tsutsui, Hiroshi
    Ochi, Hiroyuki
    Nakamura, Yukihiro
    [J]. 2009 IEEE/ACM/IFIP 7TH WORKSHOP ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA, 2009, : 9 - +