Impact of VLSI Design Techniques on Implementation of Parallel Prefix Adders

被引:1
|
作者
Shinde, Kunjan D. [1 ]
Kumar, K. Amit [1 ]
Shilpa, C. N. [1 ]
机构
[1] PESITM, Dept Elect & Commun Engn, Shivamogga, India
来源
关键词
VLSI design techniques; Parallel prefix adders; Kogge Stone Adder; Brent Kung Adder; Ladner Fischer Adder; CMOS design; GDI design; Modified-GDI design; CADENCE 180 nm technology; Area; Power; Delay;
D O I
10.1007/978-981-13-1936-5_50
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Adder in general is a digital block used to perform addition operation of given data and generates the results as sum and carry_out. This block is used in various platform for addition/subtraction/multiplication applications. There are several approaches to design and verify the functionality of the adder, based on which they may be classified on type of data it uses for addition, precession of the adder, algorithm used to implementation the adder structure. In this paper we are concentrating on the algorithm/method used to implement an adder structure while keeping the precision constant and considering the binary data for verification of the design. Use of conventional adders like ripple carry adder, carry save adder and carry look ahead adder are not used/implemented for industry and research applications, on the other hand the parallel prefix adders became popular with their fast carry generation network. The presented work gives a detailed analysis on the impact of various VLSI Design techniques like CMOS, GDI, PTL, and modified GDI techniques to implement the parallel prefix adders like Kogge Stone Adder (KSA), Brent Kung Adder (BKA) and Lander Fischer Adder with precession of 4bits, 8bits and 16bits. To measure the performance (in terms of Number of Transistors required, Power Consumed, and Speed) and verify the functionality of these adders we have used Cadence Design Suite 6.1.6 tool with GPDK 180 nm MOS technology, from the results and comparative analysis we can observe that the CMOS technique consumes less power and more transistors to implement a logic, whereas the GDI technique consumes slightly more power than CMOS and implements the logic with less number of transistors. In this paper we also present a simple approach to get the best of both techniques by new technique as modified GDI technique, using this we have optimized the design both in terms of power and transistors used.
引用
收藏
页码:473 / 482
页数:10
相关论文
共 50 条
  • [1] DESIGN AND ANALYSIS OF NOVEL PARALLEL PREFIX ADDERS FOR VLSI CIRCUITS
    Govindaraj, Prabakaran
    Nallasamy, Shanmugasundaram
    Mylsamy, Mohankumar
    Krishnamoorthy, Sathiyapriya
    SURANAREE JOURNAL OF SCIENCE AND TECHNOLOGY, 2024, 31 (01): : (1 - 8)
  • [2] A comprehensive review on the VLSI design performance of different Parallel Prefix Adders
    Rakesh, S.
    Grace, K. S. Vijula
    MATERIALS TODAY-PROCEEDINGS, 2019, 11 : 1001 - 1009
  • [3] FPGA Implementation and Performance Analysis of Parallel Prefix Structures for Modular Adders Design
    Gupta, Tukur
    Verma, Gaurav
    Akhter, Shamim
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2025, 44 (02) : 992 - 1016
  • [4] Design of high-speed low-power parallel-prefix VLSI adders
    Dimitrakopoulos, G
    Kolovos, P
    Kalogerakis, P
    Nikolos, D
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 248 - 257
  • [5] High-speed parallel-prefix VLSI ling adders
    Dimitrakopoulos, G
    Nikolos, D
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (02) : 225 - 231
  • [6] Design of In-Memory Parallel-Prefix Adders
    Reuben, John
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2021, 11 (04)
  • [7] A Comparative Study of Parallel Prefix Adders in FPGA Implementation of EAC
    Liu, Feng
    Fariborz, F. F.
    Mohamed, Otmane Ait
    Chen, Gang
    Song, Xiaoyu
    Tan, Qingping
    PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 281 - 286
  • [8] A unified design space for regular parallel prefix adders
    Ziegler, MM
    Stan, MR
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1386 - 1387
  • [9] Design and Characterization of Parallel Prefix Adders using FPGAs
    Hoe, David H. K.
    Martinez, Chris
    Vundavalli, Sri Jyothsna
    PROCEEDINGS SSST 2011: 43RD IEEE SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2011, : 168 - 172
  • [10] A Novel Approach to Design Braun Array Multiplier Using Parallel Prefix Adders for Parallel Processing Architectures - A VLSI Based Approach
    Shinde, Kunjan D.
    Kumar, K. Amit
    Rashmi, D. S.
    Rukhsar, R. Sadiya
    Shilpa, H. R.
    Vidyashree, C. R.
    SOFT COMPUTING SYSTEMS, ICSCS 2018, 2018, 837 : 602 - 614