FPGA Implementation and Performance Analysis of Parallel Prefix Structures for Modular Adders Design

被引:0
|
作者
Gupta, Tukur [1 ]
Verma, Gaurav [2 ]
Akhter, Shamim [2 ]
机构
[1] Ajay Kumar Garg Engn Coll, Dept Elect & Commun Engn, Ghaziabad, India
[2] Jaypee Inst Informat Technol, Dept Elect & Commun Engn, Noida, India
关键词
Parallel prefix adder; Area; Power; Delay; FPGA;
D O I
10.1007/s00034-024-02857-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Today's consumer electronics market is the hub of portable devices claiming low power consumption and less area with high speed of processing. Processors are the heart of all the computations taking place in these devices. The data path elements, inclusive of binary and modular adders in a processor perform these computational operations. Parallel prefix adder, a variant of conventional carry look ahead binary adder promising fast arithmetic operations has been the point of interest for researchers since last decade. FPGA based synthesis and implementation are the most preferred solutions among those proposed in the last few years. Selecting an adder with the appropriate characteristics is essential to simplify the processor's operation and minimize its complexity. Performance measures including power dissipation, implementation area, and critical path delay need to be exhaustively analysed as benchmarks to assess the trade-offs that these adder circuits provide. However, existing literature lacks in providing a comparative performance analysis of popular parallel prefix adders. This paper displays a novel juxtaposition of five popular radix-2 parallel prefix adders at variable data path sizes ranging from 8 to 32 bits. The PPA tree topologies investigated in this paper are coded using VHDL description language and synthesized using VIVADO 2014.2 tool targeted to Zynq family FPGAs device (xc7z020clg484-1). Detailed analysis is performed for each structure in terms of total path delay, design implementation area, hardware utilization and the total power consumption. This paper presents a thorough evaluation of various parallel prefix adders, which simplifies the laborious task of choosing the optimal adder circuit. A disquisition on parallel prefix adders presented in this paper is benchmarked against other state-of-the-art published works. It can be inferred from the literature survey that the comparative analysis presented in this paper is more comprehensive, covering all aspects of comparison, than the previously published works.
引用
收藏
页码:992 / 1016
页数:25
相关论文
共 50 条
  • [1] Systolic FIR Filter Design with Various Parallel Prefix Adders in FPGA: Performance Analysis
    Uma, R.
    Ponnian, Jebashini
    2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 111 - 115
  • [2] Performance of Parallel Prefix Adders implemented with FPGA technology
    Vitoroulis, Konstantinos
    Al-Khalili, Asim. J.
    2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS, 2007, : 73 - 76
  • [3] A Comparative Study of Parallel Prefix Adders in FPGA Implementation of EAC
    Liu, Feng
    Fariborz, F. F.
    Mohamed, Otmane Ait
    Chen, Gang
    Song, Xiaoyu
    Tan, Qingping
    PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 281 - 286
  • [4] Impact of VLSI Design Techniques on Implementation of Parallel Prefix Adders
    Shinde, Kunjan D.
    Kumar, K. Amit
    Shilpa, C. N.
    SOFT COMPUTING SYSTEMS, ICSCS 2018, 2018, 837 : 473 - 482
  • [5] DESIGN AND ANALYSIS OF NOVEL PARALLEL PREFIX ADDERS FOR VLSI CIRCUITS
    Govindaraj, Prabakaran
    Nallasamy, Shanmugasundaram
    Mylsamy, Mohankumar
    Krishnamoorthy, Sathiyapriya
    SURANAREE JOURNAL OF SCIENCE AND TECHNOLOGY, 2024, 31 (01): : (1 - 8)
  • [6] A comprehensive review on the VLSI design performance of different Parallel Prefix Adders
    Rakesh, S.
    Grace, K. S. Vijula
    MATERIALS TODAY-PROCEEDINGS, 2019, 11 : 1001 - 1009
  • [7] An Analysis of Parallel Prefix Adders Regarding the Design of Low-Power Data Oriented Adders
    Brzozowski, Ireneusz
    2018 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS (ICSES 2018), 2018, : 7 - 12
  • [8] Design of In-Memory Parallel-Prefix Adders
    Reuben, John
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2021, 11 (04)
  • [9] A unified design space for regular parallel prefix adders
    Ziegler, MM
    Stan, MR
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1386 - 1387
  • [10] Design and Characterization of Parallel Prefix Adders using FPGAs
    Hoe, David H. K.
    Martinez, Chris
    Vundavalli, Sri Jyothsna
    PROCEEDINGS SSST 2011: 43RD IEEE SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2011, : 168 - 172