FPGA Implementation and Performance Analysis of Parallel Prefix Structures for Modular Adders Design

被引:0
|
作者
Gupta, Tukur [1 ]
Verma, Gaurav [2 ]
Akhter, Shamim [2 ]
机构
[1] Ajay Kumar Garg Engn Coll, Dept Elect & Commun Engn, Ghaziabad, India
[2] Jaypee Inst Informat Technol, Dept Elect & Commun Engn, Noida, India
关键词
Parallel prefix adder; Area; Power; Delay; FPGA;
D O I
10.1007/s00034-024-02857-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Today's consumer electronics market is the hub of portable devices claiming low power consumption and less area with high speed of processing. Processors are the heart of all the computations taking place in these devices. The data path elements, inclusive of binary and modular adders in a processor perform these computational operations. Parallel prefix adder, a variant of conventional carry look ahead binary adder promising fast arithmetic operations has been the point of interest for researchers since last decade. FPGA based synthesis and implementation are the most preferred solutions among those proposed in the last few years. Selecting an adder with the appropriate characteristics is essential to simplify the processor's operation and minimize its complexity. Performance measures including power dissipation, implementation area, and critical path delay need to be exhaustively analysed as benchmarks to assess the trade-offs that these adder circuits provide. However, existing literature lacks in providing a comparative performance analysis of popular parallel prefix adders. This paper displays a novel juxtaposition of five popular radix-2 parallel prefix adders at variable data path sizes ranging from 8 to 32 bits. The PPA tree topologies investigated in this paper are coded using VHDL description language and synthesized using VIVADO 2014.2 tool targeted to Zynq family FPGAs device (xc7z020clg484-1). Detailed analysis is performed for each structure in terms of total path delay, design implementation area, hardware utilization and the total power consumption. This paper presents a thorough evaluation of various parallel prefix adders, which simplifies the laborious task of choosing the optimal adder circuit. A disquisition on parallel prefix adders presented in this paper is benchmarked against other state-of-the-art published works. It can be inferred from the literature survey that the comparative analysis presented in this paper is more comprehensive, covering all aspects of comparison, than the previously published works.
引用
收藏
页码:992 / 1016
页数:25
相关论文
共 50 条
  • [21] FPGA adders: Performance evaluation and optimal design
    Xing, SZ
    Yu, WWH
    IEEE DESIGN & TEST OF COMPUTERS, 1998, 15 (01): : 24 - 29
  • [22] FPGA adders: Performance evaluation and optimal design
    Xing, Shanzhen
    Yu, William W.H.
    IEEE Design and Test of Computers, 1998, 15 (01): : 24 - 29
  • [23] FPGA Fault Tolerant Arithmetic Logic: A Case Study Using Parallel-Prefix Adders
    Hoe, David H. K.
    Bollepalli, L. P. Deepthi
    Martinez, Chris D.
    VLSI DESIGN, 2013,
  • [24] Design and analysis of Single Precision Floating Point Multiplication using Karatsuba Algorithm and Parallel Prefix Adders
    Gowreesrinivas, K. V.
    Samundiswary, P.
    2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,
  • [25] PERFORMANCE ANALYSIS OF PARALLEL PREFIX ADDER FOR DATAPATH VLSI DESIGN
    Shilpa, K. C.
    Shwetha, M.
    Geetha, B. C.
    Lohitha, D. M.
    Navya
    Pramod, N. V.
    PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INVENTIVE COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICICCT), 2018, : 1552 - 1555
  • [26] On the Design and Analysis of Quaternary Serial and Parallel Adders
    Das, Anindya
    Jahangir, Ifat
    Hasan, Masud
    Hossain, Shahera
    TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, : 1691 - 1695
  • [27] A Fault Tolerant Parallel-Prefix Adder for VLSI and FPGA Design
    Martinez, Chris D.
    Bollepalli, L. P. Deepthi
    Hoe, David H. K.
    2012 44TH SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY (SSST), 2012, : 121 - 125
  • [28] Design of high-speed low-power parallel-prefix VLSI adders
    Dimitrakopoulos, G
    Kolovos, P
    Kalogerakis, P
    Nikolos, D
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 248 - 257
  • [29] Reverse Converter Design via Parallel-Prefix Adders: Novel Components, Methodology, and Implementations
    Emrani Zarandi, Azadeh Alsadat
    Molahosseini, Amir Sabbagh
    Hosseinzadeh, Mehdi
    Sorouri, Saeid
    Antao, Samuel
    Sousa, Leonel
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (02) : 374 - 378
  • [30] High Speed Digital Filter Design Using Register Minimization Retiming & Parallel Prefix Adders
    Yagain, Deepa
    Krishna, Vijaya A.
    2012 THIRD INTERNATIONAL CONFERENCE ON EMERGING APPLICATIONS OF INFORMATION TECHNOLOGY (EAIT), 2012, : 449 - 453