Semiparallel rank order filtering in analog VLSI

被引:0
|
作者
Tan, BP [1 ]
Wilson, DM [1 ]
机构
[1] Univ Washington, Sch Elect Engn, Seattle, WA 98195 USA
关键词
analog VLSI; rank order filtering (ROF);
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper demonstrates two related techniques for spatially encoding rank in an unlimited array of analog inputs. During a particular read cycle, a single output of the array is low, indicating that the corresponding input holds the rank related to the current read cycle, Ranks are computed in succession, in decreasing order, and may not be skipped ill the rank filtering process. Since a single rank is computed in parallel among all input elements, but different ranks can only be computed in different read cycles across timer we fall these rank order filtering techniques semiparallel, indicating their dual massively parallel and sequential operation. The two analog VLSI implementations we present here offer the low power (2.5 muW) and compact (19 and 21 small transistors) advantages of analog VLSI while providing sufficient resolution (5 mV) and speed (100 ranks per second) to be used at frame rates greater than 30 frames per second in arrays where up to 20 inputs are desired.
引用
收藏
页码:198 / 205
页数:8
相关论文
共 50 条
  • [1] Rank-order filtering in analog VLSI
    Wilson, DM
    DeWeerth, SP
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 105 - 108
  • [2] Semi-parallel rank-order filtering in analog VLSI
    Kalim, R
    Wilson, DM
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 232 - 235
  • [3] BINARY PARTITION ALGORITHMS AND VLSI ARCHITECTURES FOR MEDIAN AND RANK ORDER FILTERING
    LEE, CL
    JEN, CW
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1993, 41 (09) : 2937 - 2942
  • [4] On VLSI design of rank-order filtering using DCRAM architecture
    Lin, Meng-Chun
    Dung, Lan-Rong
    [J]. INTEGRATION-THE VLSI JOURNAL, 2008, 41 (02) : 193 - 209
  • [5] ANALOG RANK FILTERING
    PAUL, S
    HUPER, K
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1993, 40 (07): : 469 - 476
  • [6] DIRECT ANALOG RANK FILTERING
    URAHAMA, K
    NAGAO, T
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1995, 42 (07): : 385 - 388
  • [7] Distortion in analog VLSI networks for image filtering
    Hui, KF
    Shi, BE
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1999, 46 (10) : 1161 - 1171
  • [8] AN ANALOG CIRCUIT FOR EIGENVALUE CALCULATION AND RANK FILTERING
    PAUL, S
    HUPER, K
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1994, 41 (11): : 736 - 740
  • [9] DECIMATED RANK-ORDER FILTERING
    AKARUN, L
    HADDAD, RA
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1994, 42 (04) : 835 - 845
  • [10] VLSI ARCHITECTURE FOR HIGH-SPEED RANK AND MEDIAN FILTERING
    ARAMBEPOLA, B
    [J]. ELECTRONICS LETTERS, 1988, 24 (18) : 1179 - 1180