Semiparallel rank order filtering in analog VLSI

被引:0
|
作者
Tan, BP [1 ]
Wilson, DM [1 ]
机构
[1] Univ Washington, Sch Elect Engn, Seattle, WA 98195 USA
关键词
analog VLSI; rank order filtering (ROF);
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper demonstrates two related techniques for spatially encoding rank in an unlimited array of analog inputs. During a particular read cycle, a single output of the array is low, indicating that the corresponding input holds the rank related to the current read cycle, Ranks are computed in succession, in decreasing order, and may not be skipped ill the rank filtering process. Since a single rank is computed in parallel among all input elements, but different ranks can only be computed in different read cycles across timer we fall these rank order filtering techniques semiparallel, indicating their dual massively parallel and sequential operation. The two analog VLSI implementations we present here offer the low power (2.5 muW) and compact (19 and 21 small transistors) advantages of analog VLSI while providing sufficient resolution (5 mV) and speed (100 ranks per second) to be used at frame rates greater than 30 frames per second in arrays where up to 20 inputs are desired.
引用
收藏
页码:198 / 205
页数:8
相关论文
共 50 条
  • [31] NEUROMORPHIC ANALOG VLSI
    DOUGLAS, R
    MAHOWALD, M
    MEAD, C
    ANNUAL REVIEW OF NEUROSCIENCE, 1995, 18 : 255 - 281
  • [32] Decoding in analog VLSI
    Loeliger, HA
    Tarköy, F
    Lustenberger, F
    Helfenstein, M
    IEEE COMMUNICATIONS MAGAZINE, 1999, 37 (04) : 99 - 101
  • [33] Novel VLSI Architecture for Fractional-Order Correntropy Adaptive Filtering Algorithm
    Alex, Daney
    Gogineni, Vinay Chakravarthi
    Mula, Subrahmanyam
    Werner, Stefan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (07) : 893 - 904
  • [34] Rank order filtering based on accelerated algorithm of local histogram calculation
    Kober, V
    Cristobal, G
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XXII, 1999, 3808 : 657 - 664
  • [35] Hardware Implementation Design of Analog Neural Rank-Order Filter
    Tymoshchuk, Pavlo V.
    Shatnyi, Sergiy V.
    2015 XI INTERNATIONAL CONFERENCE ON PERSPECTIVE TECHNOLOGIES AND METHODS IN MEMS DESIGN (MEMSTECH), 2015, : 88 - 91
  • [36] New approach for an approximate realization of rank order filtering with low complexity
    Wintermantel, M
    FREQUENZ, 2006, 60 (1-2) : 24 - 27
  • [37] CMOS Analog Rank Order Filters using positive feedback comparators
    Bandala-Hernandez, H. C.
    Diaz-Sanchez, A.
    Rocha-Perez, J. M.
    Ramirez-Angulo, J.
    Lopez-Ortega, I. Y.
    Lemus-Lopez, J.
    Molinar-Solis, J. E.
    INTEGRATION-THE VLSI JOURNAL, 2017, 58 : 111 - 115
  • [38] Fast and Modular Analog Rank Order Filter Using CMOS Technology
    Mukund, R.
    Mishra, Amit Kumar
    IETE JOURNAL OF RESEARCH, 2009, 55 (05) : 201 - 204
  • [39] A new VLSI architecture for a reconfigurable, high-speed, digital Rank Order Filter
    Toscano, George J.
    Saha, Pran K.
    Alam, A. H. M. Zahirul
    2008 INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION ENGINEERING, VOLS 1-3, 2008, : 764 - +
  • [40] SYNTHESIS OF ANALOG VLSI MODULES
    RUTENBAR, RA
    HARJANI, R
    IEEE SOFTWARE, 1986, 3 (02) : 58 - 58