Hardware Implementation Design of Analog Neural Rank-Order Filter

被引:0
|
作者
Tymoshchuk, Pavlo V. [1 ]
Shatnyi, Sergiy V. [1 ]
机构
[1] Lviv Polytech Natl Univ, CADS Dept, 5 Metropolitan Andrej Str, UA-79013 Lvov, Ukraine
关键词
Rank-order filtering; analog neural network; a system of algebra-differential equations; computational complexity; hardware implementation; computer simulation; ARCHITECTURES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hardware implementation design in FPGA based reconfigurable computing architecture of analog neural rank-order filter is presented. The problem of rank-order filtering is solved on the base of analog neural circuit which determines maximal value signals among signal set. The filter is described by system of algebra-differential equations and combines such properties as high accuracy and speed, low computational and hardware implementation complexity, and independency on initial conditions. The filter can be used for processing of constant signals, variable signals, and also equal signals. The filter simulation examples confirming theoretical statements are provided. According to simulation results, the neural rank-order filter implemented in hardware is capable to signal processing with much higher speed comparatively to its software implementation.
引用
收藏
页码:88 / 91
页数:4
相关论文
共 50 条
  • [1] Compact continuous-time analog rank-order filter implementation in CMOS technology
    Ramírez-Angulo, J
    Lackey, C
    Díaz-Sanchez, A
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 65 - 68
  • [2] CONVERGENCE PROPERTIES OF RECURSIVE RANK-ORDER FILTER AND NEURAL NETWORK
    ASANO, A
    ZHANG, W
    ITOH, K
    ICHIOKA, Y
    [J]. PATTERN RECOGNITION LETTERS, 1990, 11 (08) : 557 - 560
  • [3] Rank-order filtering in analog VLSI
    Wilson, DM
    DeWeerth, SP
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 105 - 108
  • [4] Rank-order filter design with a sampled-analog multiple-winners-take-all core
    Çilingiroglu, U
    Dake, LE
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (08) : 978 - 984
  • [5] Hardware Implementation Design of Analog Sorting Neural Network
    Tymoshchuk, Pavlo V.
    Shatnyi, Sergiy V.
    [J]. 2015 XXTH IEEE INTERNATIONAL SEMINAR/WORKSHOP ON DIRECT AND INVERSE PROBLEMS OF ELECTROMAGNETIC AND ACOUSTIC WAVE THEORY, 2015, : 168 - 171
  • [6] Semi-parallel rank-order filtering in analog VLSI
    Kalim, R
    Wilson, DM
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 232 - 235
  • [7] In-ADC, Rank-Order Filter for Digital Pixel Sensors
    Klosowski, Miron
    Sun, Yichuang
    Jendernalik, Waldemar
    Blakiewicz, Grzegorz
    Jakusz, Jacek
    Szczepanski, Stanislaw
    [J]. ELECTRONICS, 2024, 13 (01)
  • [8] A New Bit-Serial Architecture of Rank-Order Filter
    Yamamoto, Takuya
    Moshnyaga, Vasily G.
    [J]. 2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 511 - 514
  • [9] A 1.2 V rail-to-rail analog CMOS rank-order filter with k-WTA capability
    Hung, YC
    Liu, BD
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2002, 32 (03) : 219 - 230
  • [10] Rank-Order Adaptive CFAR: Performance Bounds and Efficient Implementation
    Sarma, Ashwin
    Tufts, Donald W.
    [J]. IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2013, 49 (04) : 2211 - 2224