Rank-order filter design with a sampled-analog multiple-winners-take-all core

被引:17
|
作者
Çilingiroglu, U
Dake, LE
机构
[1] Texas A&M Univ, Dept Elect Engn, College Stn, TX 77843 USA
[2] Texas Instruments Inc, Dallas, TX 75243 USA
关键词
nonlinear filters; rank-order filter; sampled analog circuits; winner-take-all;
D O I
10.1109/JSSC.2002.800985
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a sampled-analog rank-order filter (ROF) architecture of complexity O (n(2)). It yields a very compact structure because the devices used are essentially of minimum geometry. Its sole active building block being the simple CMOS inverter, the circuit exhibits an excellent low-voltage compatibility. Furthermore, it can support a rail-to-rail common-mode input range. It is inherently fast due to fully parallel signal processing and speed is expected to increase with technological scaling at the same rate as purely digital circuitry. Finally, it supports full programmability of the rank by means of an analog reference voltage. The ROF is based on a pair of multiple-winners-take-all (mWTA) circuits and a set of AND gates. The paper includes a description of the architecture and a detailed analysis of the mWTA. Most relevant design issues are addressed and experimental results obtained from a fabricated ROF are presented.
引用
收藏
页码:978 / 984
页数:7
相关论文
共 12 条
  • [1] Rank-order filter using multiple-winners-take-all
    Dake, TLE
    Cilingiroglu, U
    [J]. PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 482 - 485
  • [2] A sampled-analog rank-order-filter architecture
    Çilingiroglu, U
    Dake, LE
    [J]. ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 173 - 176
  • [3] Hardware Implementation Design of Analog Neural Rank-Order Filter
    Tymoshchuk, Pavlo V.
    Shatnyi, Sergiy V.
    [J]. 2015 XI INTERNATIONAL CONFERENCE ON PERSPECTIVE TECHNOLOGIES AND METHODS IN MEMS DESIGN (MEMSTECH), 2015, : 88 - 91
  • [4] Information Retrieval from Large Data Sets via Multiple-winners-take-all
    Guo, Zhishan
    Wang, Jun
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2669 - 2672
  • [5] An analog CMOS rank-order extractor with O(N) complexity using maximum/winner-take-all circuit
    Hung, YC
    Liu, BD
    [J]. APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2002, : 389 - 394
  • [6] An analog CMOS rank-order extractor with O(N) complexity using maximum/winner-take-all circuit
    Hung, YC
    Liu, BD
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (08): : 1765 - 1773
  • [7] Compact continuous-time analog rank-order filter implementation in CMOS technology
    Ramírez-Angulo, J
    Lackey, C
    Díaz-Sanchez, A
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 65 - 68
  • [8] An Analog Circuit Design for k-Winners-Take-All Operations
    Liu, Xiaoyang
    Wang, Jun
    [J]. NEURAL INFORMATION PROCESSING (ICONIP 2018), PT VII, 2018, 11307 : 666 - 675
  • [9] A 1.2 V rail-to-rail analog CMOS rank-order filter with k-WTA capability
    Hung, YC
    Liu, BD
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2002, 32 (03) : 219 - 230
  • [10] A 1.2 V Rail-to-Rail Analog CMOS Rank-Order Filter with k-WTA Capability
    Yu-Cherng Hung
    Bin-Da Liu
    [J]. Analog Integrated Circuits and Signal Processing, 2002, 32 : 219 - 230