共 12 条
- [1] Rank-order filter using multiple-winners-take-all [J]. PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 482 - 485
- [2] A sampled-analog rank-order-filter architecture [J]. ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 173 - 176
- [3] Hardware Implementation Design of Analog Neural Rank-Order Filter [J]. 2015 XI INTERNATIONAL CONFERENCE ON PERSPECTIVE TECHNOLOGIES AND METHODS IN MEMS DESIGN (MEMSTECH), 2015, : 88 - 91
- [4] Information Retrieval from Large Data Sets via Multiple-winners-take-all [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2669 - 2672
- [5] An analog CMOS rank-order extractor with O(N) complexity using maximum/winner-take-all circuit [J]. APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2002, : 389 - 394
- [6] An analog CMOS rank-order extractor with O(N) complexity using maximum/winner-take-all circuit [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (08): : 1765 - 1773
- [7] Compact continuous-time analog rank-order filter implementation in CMOS technology [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 65 - 68
- [8] An Analog Circuit Design for k-Winners-Take-All Operations [J]. NEURAL INFORMATION PROCESSING (ICONIP 2018), PT VII, 2018, 11307 : 666 - 675
- [10] A 1.2 V Rail-to-Rail Analog CMOS Rank-Order Filter with k-WTA Capability [J]. Analog Integrated Circuits and Signal Processing, 2002, 32 : 219 - 230