Silicon Chip Separation: Meeting Demands of Chip Embedding Packaging Technology - eWLB

被引:0
|
作者
Ganesh, V. P. [1 ]
Bahr, Andreas [1 ]
机构
[1] Infineon Technol Asia Pacif Pte Ltd, 168 Kallang Way, Singapore 349253, Singapore
关键词
D O I
10.1109/EPTC.2010.5702694
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The objective of this paper is to present the key challenges in Silicon chip separation by mechanical dicing and changes needed in the saw street design to meet the additional demands in quality requirement put-forth by chip embedding packaging technology like the embedded Wafer Level Ball Grid array [eWLB]. When standard mechanical dicing process and saw street design meant for traditional packaging like wire bond or flip chip is used in assembly of chips in eWLB format, severe yield loss is observed at final test majority of them attributed to electrical short. Failure analysis of electrical shorts revealed metal burrs are in contact with redistribution layer [RDL] of the eWLB package. To overcome this issue, new saw street design has to be implemented in wafer fabrication and Silicon chip separation has to be optimized like blade selection and process parameters. After implementing these changes, Silicon chip separation process and eWLB assembly yield are monitored and final test yield shows elimination of electrical short failures. To date millions of eWLB packages housing highly integrated System on Chip Baseband processor, RF Transceiver, Power Management Unit and FM Radio manufactured in 65nm technology node with new saw street design and Silicon chip separation process are shipped to our customers eventually ending up in hands of the consumers in the form of hand phone.
引用
收藏
页码:517 / 519
页数:3
相关论文
共 50 条
  • [21] Flip-chip packaging interconnect technology and reliability
    He, XL
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 748 - 752
  • [22] Integrating chip carrier packaging technology into avionic systems
    Banas, EC
    Chappall, CD
    PROCEEDINGS OF THE IEEE 1998 NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE, 1998, : 271 - 278
  • [23] Electronic chip mounting and high density packaging technology
    Koizumi, Mamoru
    Anaoh, Kimiharu
    JEE. Journal of electronic engineering, 1988, 25 (262): : 38 - 40
  • [24] Challenge of vacuum molded flip chip packaging technology
    Chai, K
    Wu, E
    Tong, JY
    POLYTRONIC 2002: 2ND INTERNATIONAL IEEE CONFERENCE ON POLYMERS AND ADHESIVES IN MICROELECTRONICS AND PHOTONICS, CONFERENCE PROCEEDINGS, 2002, : 221 - 224
  • [25] High-Efficiency Revolving-Turret Chip Transferring Technology for Flip Chip Packaging
    Hong, Jinhua
    Xu, Zhoulong
    Chen, Jiankui
    Yin, Zhouping
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (01): : 154 - 164
  • [26] CHIP MOUNTING TECHNOLOGY MEETS FINE-PITCH DEMANDS
    BIANCINI, JA
    INTERCONNECTION TECHNOLOGY, 1994, 10 (04): : 23 - 27
  • [27] Silicon chip technology - Electrophoretic DNA analisys
    Simion, M.
    Kleps, I.
    Craciunoiu, F.
    Savu, L.
    Miu, M.
    Bragaru, A.
    ROMANIAN JOURNAL OF INFORMATION SCIENCE AND TECHNOLOGY, 2007, 10 (01): : 35 - 41
  • [28] Application of Silicon Stress Sensor in Flip Chip Packaging System
    Jiang, Chengjie
    Xiao, Fei
    Yang, Heng
    Dou, Chuanguo
    2011 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY AND HIGH DENSITY PACKAGING (ICEPT-HDP), 2011, : 933 - 937
  • [29] Hybrid Integration and Packaging of an Energy-Efficient WDM Silicon Photonic Chip-to-Chip Interconnect
    Thacker, Hiren D.
    Shafiiha, Roshanak
    Lexau, Jon
    Zheng, Xuezhe
    Djordjevic, Stevan S.
    Lin, Shiyun
    Simons, John
    Abed, Arin
    Amberg, Phil
    Chang, Eric
    Shubin, Ivan
    Lee, Jin-Hyoung
    Luo, Ying
    Yao, Jin
    Liu, Frankie
    Liang, Hong
    Feng, Dazeng
    Asghari, Mehdi
    Ho, Ron
    Raj, Kannan
    Krishnamoorthy, Ashok V.
    Cunningham, John E.
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 762 - 767
  • [30] Embedding technology - A chip-first approach using BCB
    Topper, M
    Buschick, K
    Wolf, J
    Glaw, V
    Hahn, R
    Dabek, A
    Ehrmann, O
    Reichl, H
    3RD INTERNATIONAL SYMPOSIUM ON ADVANCED PACKAGING MATERIALS - PROCESSES, PROPERTIES, AND INTERFACES - PROCEEDINGS, 1997, : 11 - 14