Silicon Chip Separation: Meeting Demands of Chip Embedding Packaging Technology - eWLB

被引:0
|
作者
Ganesh, V. P. [1 ]
Bahr, Andreas [1 ]
机构
[1] Infineon Technol Asia Pacif Pte Ltd, 168 Kallang Way, Singapore 349253, Singapore
关键词
D O I
10.1109/EPTC.2010.5702694
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The objective of this paper is to present the key challenges in Silicon chip separation by mechanical dicing and changes needed in the saw street design to meet the additional demands in quality requirement put-forth by chip embedding packaging technology like the embedded Wafer Level Ball Grid array [eWLB]. When standard mechanical dicing process and saw street design meant for traditional packaging like wire bond or flip chip is used in assembly of chips in eWLB format, severe yield loss is observed at final test majority of them attributed to electrical short. Failure analysis of electrical shorts revealed metal burrs are in contact with redistribution layer [RDL] of the eWLB package. To overcome this issue, new saw street design has to be implemented in wafer fabrication and Silicon chip separation has to be optimized like blade selection and process parameters. After implementing these changes, Silicon chip separation process and eWLB assembly yield are monitored and final test yield shows elimination of electrical short failures. To date millions of eWLB packages housing highly integrated System on Chip Baseband processor, RF Transceiver, Power Management Unit and FM Radio manufactured in 65nm technology node with new saw street design and Silicon chip separation process are shipped to our customers eventually ending up in hands of the consumers in the form of hand phone.
引用
收藏
页码:517 / 519
页数:3
相关论文
共 50 条
  • [41] Process technology and integration of an LED driver using chip-embedding technology
    Munding, Andreas
    Gruber, Martin
    Pressel, Klaus
    Plikat, Boris
    Vogt, Michael
    Fruehauf, Peter
    2018 7TH ELECTRONIC SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2018,
  • [42] MINIATURIZATION OF SEPARATION TECHNIQUES USING PLANAR CHIP TECHNOLOGY
    MANZ, A
    VERPOORTE, E
    EFFENHAUSER, CS
    BURGGRAF, N
    RAYMOND, DE
    HARRISON, DJ
    WIDMER, HM
    HRC-JOURNAL OF HIGH RESOLUTION CHROMATOGRAPHY, 1993, 16 (07): : 433 - 436
  • [43] Magnetics on silicon:: An enabling technology for power supply on chip
    Mathúna, SCO
    O'Donnell, T
    Wang, NN
    Rinne, K
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2005, 20 (03) : 585 - 592
  • [44] An on-chip transformer in silicon-based technology
    Hsu, Heng-Ming
    Tsai, Ming-Chang
    Huang, Kuo-Hsun
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2007, 17 (08) : 1504 - 1510
  • [45] Silicon single-chip television tuner technology
    Birleson, S
    Esquivel, J
    Nelsen, P
    Norsworthy, J
    Richter, K
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - 2000 DIGEST OF TECHNICAL PAPERS, 2000, : 38 - 39
  • [46] Silicon Carbide Power Chip On Chip Module Based On Embedded Die Technology With Paralleled Dies
    Regnat, Guillaume
    Jeannin, Pierre-Olivier
    Lefevre, Guillaume
    Ewanchuk, Jeffrey
    Frey, David
    Mollov, Stefan
    Ferrieux, Jean-Paul
    2015 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2015, : 4913 - 4919
  • [47] Dry-film polymer waveguide for silicon photonics chip packaging
    Hsu, Hsiang-Han
    Nakagawa, Shigeru
    OPTICS EXPRESS, 2014, 22 (19): : 23379 - 23384
  • [48] Development of Chip-on-Chip with Face to Face Technology as a Low Cost Alternative for 3D Packaging
    Sutanto, J.
    Kang, D. H.
    Ma, S. Y.
    Yoon, J. H.
    Oh, K. S.
    Oh, Michael
    Park, K. R.
    Lanzone, R.
    Huemoeller, R.
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 955 - 965
  • [49] Electronics packaging technology update: EGA, CSP, DCA, and flip chip
    Lau, JH
    1ST 1997 IEMT/IMC SYMPOSIUM, 1997, : 32 - 36
  • [50] High performance coreless flip-chip BGA packaging technology
    Chang, David
    Wang, Y. P.
    Hsiao, C. S.
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 1765 - +