Impact of lead free solder materials on board level reliability for low-K WLCSP

被引:0
|
作者
Chen, K. M. [1 ]
Ho, K. K. [1 ]
Jiang, D. S. [2 ]
机构
[1] United Microelect Corp, 3 Li Hsin Rd 2,Hsinchu Sci Pk, Hsinchu 300, Taiwan
[2] Siliconware Precis Ind Co Ltd, Taichung 427, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The wafer level chip scale packaging (WLCSP) is a new concept package in which the entire assembly process is completed at the wafer level. The WLCSP fulfills the demand for small, light, and portable handheld electronic devices. The WLCSP is one of the most advanced packaging concepts. The board level reliability is the key issue for the WLCSP, especially for the evaluation of the thermal fatigue life of solder joints. Many papers have discussed the topic for the board level reliability of the WLCSP [1-6]. However, most of these papers focus on evaluating the fatigue life of solder joints for non-low-K WLCSP. This work evaluates the solder ball materials effect on the board level reliability, including the multiple reflow tests, the TCT (-40 inverted perpendicular C similar to 125 degrees C) and the drop test using low-K WLCSP. The structure of the test vehicle is six copper layers with a low-K dielectric constant value of 2.9, produced by the CVD process by using 300mm diameter wafer. The chip size of the test vehicle is 8mm x 8mm x 0.775mm with a 400 mu m solder ball pitch. The evaluated solder ball composition includes SAC205, SAC266, and SAC105. The diameter of the solder ball is 250 mu m. The polyimide with the thickness of 5um was deposited on the low-K wafer prior to the solder balls attachment to enhance the stress buffer capability. This work uses the ball attachment to replace the printing or electroplating process to deposit the solder balls on the wafer. The HTST (150 degrees C) and ten-time multiple reflow tests were used as the low-K wafer level reliability test items. The wafer level test results indicate that all the three solder materials pass both the HTST and the ten-time multiple reflow test. The dimension of the printing circuit board (PCB) is 132.0 mm x 77.0 mm x 1.0 mm. Totally, 18 pcs low-K WLCSP specimens were mounted on the PCB. After the WLCSP specimens were placed on the PCB, the daisy chain will be connected between the WLCSP and PCB test pads and will be used to detect the resistance variance during the board level reliability test. The four-time multiple reflow test, TCT and drop test were implemented to evaluate the board level reliability test. From the board level test results, all the three solder materials pass the four-time multiple reflow tests. Next, the first failure of the drop test time for the SAC105, SAC 205 and SAC 266 is 67, 30 and 28, respectively. Besides, the 63.2% cumulative distribution function (CDF) of TCT of the board level reliability for the SAC105, SAC 205 and SAC 266 is 338 cycles, 307 cycles and 284 cycles, respectively. In the TCT and the drop tests of the board level reliability, the failures occurred within the bumps. The low-K chip and PCB show no delamination or crack failure. This finding indicates the SAC 105 has the preferred resistance to the drop test and the TCT test. Furthermore, the SAC266 has the worst resistance to the drop test and the TCT test Key words: WLCSP, Reliability, Drop test, TCT.
引用
收藏
页码:243 / +
页数:2
相关论文
共 50 条
  • [21] Impact of solder pad shape on lead-free solder joint reliability
    Vasko, Cyril
    Novotny, Marek
    Szendiuch, Ivan
    2008 31ST INTERNATIONAL SPRING SEMINAR ON ELECTRONICS TECHNOLOGY: RELIABILITY AND LIFE-TIME PREDICTION, 2008, : 443 - 445
  • [22] Chip Package Interaction (CPI) Reliability of Low-k/ULK Interconnect with Lead Free Technology
    Fu, Lei
    Su, Michael
    Anand, Ashok
    Goh, Edwin
    Kuechenmeister, Frank
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1613 - 1617
  • [23] Reliability of Large Die Ultra Low-k Lead-Free Flip Chip Packages
    Yip, Laurene
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 877 - 881
  • [24] Effects of Board Design Variations on the Reliability of Lead-Free Solder Joints
    Ma, Hongtao
    Lee, Tae-Kyu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (01): : 71 - 78
  • [25] A study on μBGA solder joints reliability using lead-free solder materials
    Young-Eui Shin
    Jun Hwan Lee
    Young-Wook Koh
    Chong-Won Lee
    Jun Ho Yun
    Seung-Boo Jung
    KSME International Journal, 2002, 16 : 919 - 926
  • [26] A study on μBGA solder joints reliability using lead-free solder materials
    Shin, YE
    Lee, JH
    Koh, YW
    Lee, CW
    Yun, JH
    Jung, SB
    KSME INTERNATIONAL JOURNAL, 2002, 16 (07): : 919 - 926
  • [27] Finite element analysis for lead-free solder joints under a board level drop impact
    State Key Laboratory of Mechanical System and Vibration, Shanghai Jiaotong University, Shanghai 200240, China
    不详
    J Vib Shock, 2008, 2 (75-77):
  • [28] Ultra low-k die crack study for lead free solder bump flip-chip packaging
    Chen, K. M.
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2011, 22 (08) : 988 - 994
  • [29] Ultra low-k die crack study for lead free solder bump flip-chip packaging
    K. M. Chen
    Journal of Materials Science: Materials in Electronics, 2011, 22 : 988 - 994
  • [30] Reliability of wafer level chip scale package (WLCSP) with 96.5Sn-3.5Ag lead-free solder joints on build-up microvia printed circuit board
    Lau, JH
    Lee, SWR
    PROCEEDINGS OF INTERNATIONAL SYMPOSIUM ON ELECTRONIC MATERIALS AND PACKAGING, 2000, : 55 - 63