A Method of Gate-Level Circuit Yield Calculation Based on PTM

被引:0
|
作者
Xiao, Jie [1 ]
Lee, William [1 ]
Yang, Xuhua [1 ]
Hu, Haigen [1 ]
Huang, Yujiao [1 ]
机构
[1] Zhe Jiang Univ Technol, Coll Comp Sci & Technol, Hangzhou 310023, Zhejiang, Peoples R China
基金
中国国家自然科学基金;
关键词
defect growth; defect removal rate; generalized gate; topological structure; gate-level circuit yield; RELIABILITY EVALUATION; MANUFACTURING YIELD; LOGIC-CIRCUITS; BURN-IN; MODEL;
D O I
10.1016/j.procs.2017.03.147
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Many yield models have mainly focused on the system-level circuit, which ignores the effect of circuit structure on yield. Combining the layout structure information of the gate-level circuit, this paper firstly analyzed the growth characteristics of defects over aging time, topological structure, defect density of generalized gates and yield loss mechanisms. Second, the calculation method of the defect removal rate in aging was given, and then probability models of the yield loss of generalized gates were proposed. With consideration of the topological structure information of circuits, combining the above-mentioned models, the yields of some benchmark circuits were calculated by the iterative PTM method. Finally, the proposed model is validated by comparing its predictions with the results obtained by Poisson distribution, negative binomial distribution, and exponential distribution models. In addition, the effects of process parameters, aging time, and fault-tolerance techniques on circuit yield are analyzed, and some significant conclusions are made.
引用
收藏
页码:674 / 684
页数:11
相关论文
共 50 条
  • [31] GLA: Gate-Level Abstraction Revisited
    Mishchenko, Alan
    Een, Niklas
    Brayton, Robert
    Baumgartner, Jason
    Mony, Hari
    Nalla, Pradeep
    [J]. DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1399 - 1404
  • [32] Crosstalk Computing-Based Gate-Level Reconfigurable Circuits
    Macha, Naveen Kumar
    Repalle, Bhavana Tejaswini
    Iqbal, Md Arif
    Rahman, Mostafizur
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (08) : 1073 - 1083
  • [33] 2022 CAD Contest Problem A: Learning Arithmetic Operations from Gate-Level Circuit
    Chou, Chung-Han
    Hsu, Chih-Jen
    Wu, Chi-An
    Tu, Kuan-Hua
    [J]. 2022 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, ICCAD, 2022,
  • [34] A Score-Based Classification Method for Identifying Hardware-Trojans at Gate-Level Netlists
    Oya, Masaru
    Shi, Youhua
    Yanagisawa, Masao
    Togawa, Nozomu
    [J]. 2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 465 - 470
  • [35] Timing Errors in STA-based Gate-Level Simulation
    Simoglou, Stavros
    Sotiriou, Christos
    Blias, Nikolaos
    [J]. 2020 26TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS ASYNC 2020, 2020, : 1 - 2
  • [36] DOE Based High-Performance Gate-Level Pipelines
    Nunez, Juan
    Avedillo, Maria J.
    Quintero, Hector J.
    [J]. 2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,
  • [37] A Hardware-Trojans Identifying Method Based on Trojan Net Scoring at Gate-Level Netlists
    Oya, Masaru
    Shi, Youhua
    Yamashita, Noritaka
    Okamura, Toshihiko
    Tsunoo, Yukiyasu
    Goto, Satoshi
    Yanagisawa, Masao
    Togawa, Nozomu
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2015, E98A (12) : 2537 - 2546
  • [38] A Compact Model of Negative Bias Temperature Instability Suitable for Gate-Level Circuit Simulation
    Liu, Xu
    Bernardini, Alessandro
    Schlichtmann, Ulf
    Zhou, Xing
    [J]. PROCEEDINGS OF THE 2019 20TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2019, : 76 - 80
  • [39] Redesign for Untrusted Gate-level Netlists
    Oya, Masaru
    Yanagisawa, Masao
    Togawa, Nozomu
    [J]. 2016 IEEE 22ND INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2016, : 219 - 220
  • [40] Gate-level simulation of quantum circuits
    Viamontes, GF
    Rajagopalan, M
    Markov, IL
    Hayes, JP
    [J]. QUANTUM COMMUNICATION, MEASUREMENT AND COMPUTING, PROCEEDINGS, 2003, : 311 - 314