A Method of Gate-Level Circuit Yield Calculation Based on PTM

被引:0
|
作者
Xiao, Jie [1 ]
Lee, William [1 ]
Yang, Xuhua [1 ]
Hu, Haigen [1 ]
Huang, Yujiao [1 ]
机构
[1] Zhe Jiang Univ Technol, Coll Comp Sci & Technol, Hangzhou 310023, Zhejiang, Peoples R China
基金
中国国家自然科学基金;
关键词
defect growth; defect removal rate; generalized gate; topological structure; gate-level circuit yield; RELIABILITY EVALUATION; MANUFACTURING YIELD; LOGIC-CIRCUITS; BURN-IN; MODEL;
D O I
10.1016/j.procs.2017.03.147
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Many yield models have mainly focused on the system-level circuit, which ignores the effect of circuit structure on yield. Combining the layout structure information of the gate-level circuit, this paper firstly analyzed the growth characteristics of defects over aging time, topological structure, defect density of generalized gates and yield loss mechanisms. Second, the calculation method of the defect removal rate in aging was given, and then probability models of the yield loss of generalized gates were proposed. With consideration of the topological structure information of circuits, combining the above-mentioned models, the yields of some benchmark circuits were calculated by the iterative PTM method. Finally, the proposed model is validated by comparing its predictions with the results obtained by Poisson distribution, negative binomial distribution, and exponential distribution models. In addition, the effects of process parameters, aging time, and fault-tolerance techniques on circuit yield are analyzed, and some significant conclusions are made.
引用
收藏
页码:674 / 684
页数:11
相关论文
共 50 条
  • [21] Induction-based gate-level verification of multipliers
    Chang, YT
    Cheng, KTT
    [J]. ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 190 - 193
  • [22] A TRANSPUTER-BASED GATE-LEVEL FAULT SIMULATOR
    CABODI, G
    GAI, S
    REORDA, MS
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1990, 30 (1-5): : 529 - 534
  • [23] Simulated fault injection methodology for gate-level quantum circuit reliability assessment
    Udrescu, Mihai
    Prodan, Lucian
    Vladutiu, Mircea
    [J]. SIMULATION MODELLING PRACTICE AND THEORY, 2012, 23 : 60 - 70
  • [24] A logic obfuscation attack method based on gate-level information flow tracing techniques
    Liu, Liang
    Zhu, Jiacheng
    Zhang, Zhe
    Shen, Lixiang
    Sun, Yufeng
    Mu, Dejun
    [J]. Xibei Gongye Daxue Xuebao/Journal of Northwestern Polytechnical University, 2024, 42 (01): : 78 - 83
  • [25] Fast sequential circuit test generation using high-level and gate-level techniques
    Rudnick, EM
    Vietti, R
    Ellis, A
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 570 - 576
  • [26] Hybrid Multi-level Hardware Trojan Detection Method for Gate-level Netlists Based on XGBoost
    Zhang Ying
    Li Shen
    Chen Xin
    Yao Jiaqi
    Mao Zhiming
    [J]. JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2021, 43 (10) : 3050 - 3057
  • [27] 2022 CAD contest problem a: learning arithmetic operations from gate-level circuit
    Chou, Chung-Han
    Hsu, Chih-Jen Jacky
    Wu, Chi-An Rocky
    Tu, Kuan-Hua
    [J]. IEEE/ACM International Conference on Computer-Aided Design, Digest of Technical Papers, ICCAD, 2022,
  • [28] Density-based Clustering Method for Hardware Trojan Detection Based on Gate-level Structural Features
    Zhao, Pengyong
    Liu, Qiang
    [J]. PROCEEDINGS OF THE 2019 ASIAN HARDWARE ORIENTED SECURITY AND TRUST SYMPOSIUM (ASIANHOST), 2019,
  • [29] Gate-Level Simulation with GPU Computing
    Chatterjee, Debapriya
    Deorio, Andrew
    Bertacco, Valeria
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2011, 16 (03)
  • [30] Gate-level simulation of quantum circuits
    Viamontes, GF
    Rajagopalan, M
    Markov, IL
    Hayes, JP
    [J]. ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 295 - 301