Accumulator based deterministic BIST

被引:46
|
作者
Dorsch, R [1 ]
Wunderlich, HJ [1 ]
机构
[1] Univ Stuttgart, Comp Architecture Lab, D-7000 Stuttgart, Germany
关键词
BIST; hardware pattern generator; embedded cores;
D O I
10.1109/TEST.1998.743181
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Most built-in self test (BIST) solutions require specialized test pattern generation hardware which may introduce significant area overhead and performance degradation. Recently, some authors proposed test pattern generation on chip by means of functional units also used in system mode like adders or multipliers. These schemes generate pseudo-random or pseudo-exhaustive patterns for serial or parallel BIST. If the circuit under test contains random pattern resistant faults a deterministic test pattern generator is necessary to obtain complete fault coverage. In this paper it is shown that a deterministic test set can be encoded as initial values of an accumulator based structure, and all testable faults can be detected within a given test length by carefully selecting the seeds of the accumulator A ROM is added for storing the seeds, and the control logic of the accumulator is modified. In most cases the size of the ROM is less than the size required by traditional LFSR-based reseeding approaches.
引用
收藏
页码:412 / 421
页数:10
相关论文
共 50 条
  • [1] An Effective Deterministic BIST Scheme for Shifter/Accumulator Pairs in Datapaths
    Nektarios Kranitis
    Antonis Paschalis
    Dimitris Gizopoulos
    Mihalis Psarakis
    Yervant Zorian
    Journal of Electronic Testing, 2001, 17 : 97 - 107
  • [2] An effective deterministic BIST scheme for shifter/accumulator pairs in datapaths
    Kranitis, N
    Paschalis, A
    Gizopoulos, D
    Psarakis, M
    Zorian, Y
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2001, 17 (02): : 97 - 107
  • [3] An effective deterministic BIST scheme for shifter/accumulator pairs in datapaths
    Kranitis, N
    Psarakis, M
    Gizopoulos, D
    Paschalis, A
    Zorian, Y
    INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2001, : 343 - 349
  • [4] Accumulator based test-per-scan BIST
    Karpodinis, P
    Kagaris, D
    Nikolos, D
    10TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2004, : 193 - 198
  • [5] Accumulator - based compression in Symmetric Transparent RAM BIST
    Voyiatzis, Ioannis
    IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 273 - 278
  • [6] An accumulator-based compaction scheme for online BIST of RAMs
    Voyiatzis, Ioannis
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (09) : 1248 - 1251
  • [7] Deterministic BIST based on a reconfigurable interconnection network
    Li, L
    Chakrabarty, K
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 460 - 469
  • [8] An Accumulator-Based BIST Approach for Two-Pattern Testing
    I. Voyiatzis
    A. Paschalis
    D. Nikolos
    C. Halatsis
    Journal of Electronic Testing, 1999, 15 : 267 - 278
  • [9] An accumulator-based BIST approach for two-pattern testing
    Voyiatzis, I
    Paschalis, A
    Nikolos, D
    Halatsis, C
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 15 (03): : 267 - 278
  • [10] Deterministic BIST scheme based on reseeding of folding counters
    Liang, H.G.
    Hellebrand, S.
    Wunderlich, H.J.
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2001, 38 (08):