Deterministic BIST based on a reconfigurable interconnection network

被引:0
|
作者
Li, L [1 ]
Chakrabarty, K [1 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
We present a new,approach for deterministic BIST in which a reconfigurable interconnection network (RIN) is placed between the outputs of a pseudo-random pattern generator and the scan inputs of the circuit under test (CUT). The RIN, which. consists only of multiplexer switches, replaces the phase shifter that is typically used in pseudo-random BIST to reduce correlation between the test data bits that are fed into the scan chains. The connections between-the LFSR and the scan chains can be dynamically changed (reconfigured) during a test session. In this way, the RIN is used to match the LFSR outputs to the test cubes in a deterministic test set. The control data bits used for reconfiguration ensure that all the deterministic test cubes are embedded in the test patterns applied to the CUT. The proposed approach requires very little hardware overhead, and fewer control bits compared to the storage required for reseeding techniques or for hybrid BIST Moreover, as a non-intrusive BIST solution, it does not require any circuit redesign and has minimal impact on circuit performance.
引用
收藏
页码:460 / 469
页数:10
相关论文
共 50 条
  • [1] Test set embedding for deterministic BIST using a reconfigurable interconnection network
    Li, L
    Chakrabarty, K
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (09) : 1289 - 1305
  • [2] Accumulator based deterministic BIST
    Dorsch, R
    Wunderlich, HJ
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 412 - 421
  • [3] Compressing test data for deterministic BIST using a reconfigurable scan architecture
    Xiang, Dong
    Zhao, Yang
    Chakrabarty, Krishnendu
    Sun, Jiaguang
    Fujiwara, Hideo
    PROCEEDINGS OF THE 15TH ASIAN TEST SYMPOSIUM, 2006, : 299 - +
  • [4] A RECONFIGURABLE INTERCONNECTION NETWORK FOR FLEXIBLE PIPELINING
    RICHTER, RJ
    LECTURE NOTES IN COMPUTER SCIENCE, 1990, 457 : 397 - 404
  • [5] Reconfigurable scan architecture with weighted scan-enable signals for deterministic BIST
    Xiang, Dong
    Zhao, Yang
    Chakrabarty, Krishnendu
    Fujiwara, Hideo
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (06) : 999 - 1012
  • [6] An architecture based on the memory mapped node addressing in reconfigurable interconnection network
    Ikedo, T
    Yamada, J
    Nonoyama, Y
    Kimura, J
    Yoshida, M
    SECOND AIZU INTERNATIONAL SYMPOSIUM ON PARALLEL ALGORITHMS/ARCHITECTURE SYNTHESIS, PROCEEDINGS, 1997, : 50 - 57
  • [7] A RECONFIGURABLE TREE ARCHITECTURE WITH MULTISTAGE INTERCONNECTION NETWORK
    BISWAS, NN
    SRINIVAS, S
    IEEE TRANSACTIONS ON COMPUTERS, 1990, 39 (12) : 1481 - 1485
  • [8] An Interconnection Network For A Novel Reconfigurable Circuit Board
    Norman, Richard
    Lepercq, Etienne
    Blaquiere, Yves
    Valorge, Olivier
    Basile-Bellavance, Yan
    Prytula, Richard
    Savaria, Yvon
    2008 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference, 2008, : 129 - 132
  • [9] Deterministic BIST scheme based on reseeding of folding counters
    Liang, H.G.
    Hellebrand, S.
    Wunderlich, H.J.
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2001, 38 (08):
  • [10] SPRINT - THE SYSTOLIC PROCESSOR WITH A RECONFIGURABLE INTERCONNECTION NETWORK OF TRANSPUTERS
    DEGROOT, AJ
    JOHANSSON, EM
    FITCH, JP
    GRANT, CW
    PARKER, SR
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1987, 34 (04) : 873 - 877