Design and performance analysis of gate-all-around negative capacitance dopingless nanowire tunnel field effect transistor

被引:9
|
作者
Solay, Leo Raj [1 ]
Kumar, Naveen [2 ]
Amin, S. Intekhab [3 ]
Kumar, Pradeep [1 ]
Anand, Sunny [1 ]
机构
[1] Amity Univ, Dept Elect & Commun Engn ECE, Noida, Uttar Pradesh, India
[2] Univ Glasgow, Dept ECE, Glasgow, Lanark, Scotland
[3] Jamia Millia Islamia, Dept ECE, New Delhi, India
关键词
negative capacitance; gate-all-around; charge plasma dopingless; nanowire; tunnel field effect transistor; FET; TECHNOLOGY;
D O I
10.1088/1361-6641/ac86e9
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel low power consumption device based on a dopingless gate-all-around nanowire tunnel field effect transistor (TFET) with negative capacitance (NC) effect is proposed. NC is a robust approach in solving the bottleneck issues encountered by devices operating in nanoscale domains. Additionally, the threshold voltage (V (T)) and subthreshold swing (SS) are dropped significantly to less than 60 mV/decade. Negative capacitance makes a significant contribution to the device's performance by lowering the operating voltage for low-power applications. To calculate the optimum bias, the Landau-Khalatnikov (L-K) equation was used. To evaluate the influence of NC, the ferroelectric (FE) material PZT (lead zirconate titanate), which has perovskite properties, was used as a gate insulator. Thus, the gate-all-around dopingless nanowire TFET (GAA DL NW TFET) device structure is reconfigured into GAA NC DL NW TFET. PZT has an appropriate polarization rate, high dielectric capacitance, and a high degree of reliability. To achieve an SS lower than 60 mV/decade at lower V (T), effective tuning of the FE thickness is critical to avoid hysteresis, which enhances the overall performance of the proposed device. The aggressively scaled device has the problem of fabrication complexity and its associated cost that is addressed with the help of the dopingless technique to the nanowire-based TFET. The enhancement of the ON-current with an improved steep SS was addressed. With the application of the NC technique, the proposed device showcased an improved 4 mu A mu m(-1) of I (ON), and 10(12) of current ratio. Additionally, the influence of the variation in FE thickness on the performance parameters is examined. The proposed device structure operates at a minimum operating voltage, making it an ideal choice for low-power voltage applications.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] Ge Condensation Process for High ON/OFF Ratio of SiGe Gate-All-Around Nanowire Tunnel Field-Effect Transistor
    Lee, Ryoongbin
    Lee, Junil
    Kim, Sangwan
    Lee, Kitae
    Kim, Sihyun
    Kim, Soyoun
    Choi, Yunho
    Park, Byung-Gook
    [J]. 2019 SILICON NANOELECTRONICS WORKSHOP (SNW), 2019, : 51 - 52
  • [22] Design optimization of a silicon-germanium heterojunction negative capacitance gate-all-around tunneling field effect transistor based on a simulation study
    Wei, Weijie
    Lu, Weifeng
    Han, Ying
    Zhang, Caiyun
    Chen, Dengke
    [J]. CHINESE PHYSICS B, 2023, 32 (09)
  • [23] Design optimization of a silicon-germanium heterojunction negative capacitance gate-all-around tunneling field effect transistor based on a simulation study
    魏伟杰
    吕伟锋
    韩颖
    张彩云
    谌登科
    [J]. Chinese Physics B, 2023, 32 (09) : 505 - 511
  • [24] Modeling the single-gate, double-gate, and gate-all-around tunnel field-effect transistor
    Verhulst, Anne S.
    Soree, Bart
    Leonelli, Daniele
    Vandenberghe, William G.
    Groeseneken, Guido
    [J]. JOURNAL OF APPLIED PHYSICS, 2010, 107 (02)
  • [25] Modeling and analysis of body potential of cylindrical gate-all-around nanowire transistor
    Ray, Biswajit
    Mahapatra, Santanu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (09) : 2409 - 2416
  • [26] Investigation on Hot Carrier Reliability of Gate-All-Around Twin Si Nanowire Field Effect Transistor
    Yeoh, Yun Young
    Suk, Sung Dae
    Li, Ming
    Yeo, Kyoung Hwan
    Kim, Dong-Won
    Jin, Gyoyoung
    Oh, Kyoungsuk
    [J]. 2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 400 - 404
  • [27] Investigation of a Gate Stack Gate-All-Around Junctionless Nanowire Field-Effect Transistor for Oxygen Gas Sensing
    Rishu Chaujar
    Mekonnen Getnet Yirak
    [J]. Journal of Electronic Materials, 2024, 53 : 2191 - 2201
  • [28] Investigation of a Gate Stack Gate-All-Around Junctionless Nanowire Field-Effect Transistor for Oxygen Gas Sensing
    Chaujar, Rishu
    Yirak, Mekonnen Getnet
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (04) : 2191 - 2201
  • [29] Capacitance-Voltage Characteristics of Gate-All-Around InxGa1-xAs Nanowire Transistor
    Khosru, Quazi D. M.
    Khan, Saeed Uz Zaman
    Hossain, Md. Shafayat
    Rahman, Fahim Ur
    Hossen, Md. Obaidul
    Zaman, Rifat
    [J]. GRAPHENE, GE/III-V, AND EMERGING MATERIALS FOR POST CMOS APPLICATIONS 5, 2013, 53 (01): : 169 - 176
  • [30] Simulation of Gate-All-Around Tunnel Field-Effect Transistor with an n-Doped Layer
    Lee, Dong Seup
    Yang, Hong-Seon
    Kang, Kwon-Chil
    Lee, Joung-Eob
    Lee, Jung Han
    Cho, Seongjae
    Park, Byung-Gook
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (05) : 540 - 545