A rescheduling and fast pipeline VLSI architecture for lifting-based discrete wavelet transform

被引:0
|
作者
Wu, BF [1 ]
Lin, CF [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect & Control Engn, Hsinchu 30050, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a fast pipeline VLSI architecture for ID lifting-based discrete wavelet transform (DWT). This design method merges the filtering steps called the predictor and updater into one single step. Based on this modified algorithm, we explore the data dependency of the input and output signals, and thus make the pipeline design more efficiently for hardware implementation under the same processor elements proposed in previous works. Moreover, the inverse DWT case also adopts the same architecture as the forward DWT. Finally, the area and the working frequency of the proposed architecture in 0.35um technology are 2.511 x 2.510 mm(2), and 150 MHz, respectively.
引用
收藏
页码:732 / 735
页数:4
相关论文
共 50 条
  • [21] Memory Efficient Architecture for Lifting-Based Discrete Wavelet Packet Transform
    Gyanendra
    Chiluveru, Samba Raju
    Raman, Balasubramanian
    Tripathy, Manoj
    Kaushik, Brajesh Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (04) : 1373 - 1377
  • [22] Multiplier-less pipeline architecture for lifting-based two-dimensional discrete wavelet transform
    Darji, Anand
    Arun, R.
    Merchant, Shabbir Noman
    Chandorkar, Arun
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2015, 9 (02): : 113 - 123
  • [23] VLSI Architecture for Lifting-Based Shape-Adaptive Discrete Wavelet Transform with Odd-Symmetric Filters
    Chao-Tsung Huang
    Po-Chih Tseng
    Liang-Gee Chen
    Journal of VLSI signal processing systems for signal, image and video technology, 2005, 40 : 175 - 188
  • [24] A novel architecture for lifting-based discrete wavelet transform for JPEG2000 standard suitable for VLSI implementation
    Movva, S
    Srinivasan, S
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 202 - 207
  • [25] VLSI architecture for lifting-based shape-adaptive discrete wavelet transform with odd-symmetric filters
    Huang, CT
    Tseng, PC
    Chen, LG
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2005, 40 (02): : 175 - 188
  • [26] An Efficient VLSI Architecture of 1-D Dual-Mode Lifting-Based Discrete Wavelet Transform
    Hsia, Chih-Hsien
    Yang, Jia-Hao
    Chung Cheng Ling Hsueh Pao/Journal of Chung Cheng Institute of Technology, 2015, 44 (02): : 94 - 101
  • [27] Efficient VLSI architectures of lifting-based discrete wavelet transform by systematic design method
    Huang, CT
    Tseng, PC
    Chen, AG
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 565 - 568
  • [28] A Fast Parallel VLSI Architecture for Lifting Based 2-D Discrete Wavelet Transform
    Kim, Jong Woog
    Chong, Jong Wha
    IECON 2004: 30TH ANNUAL CONFERENCE OF IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOL 2, 2004, : 1258 - 1262
  • [29] A fast VLSI architecture for two-dimensional discrete wavelet transform based on lifting scheme
    Xiong, CY
    Tian, JW
    Liu, H
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1661 - 1664
  • [30] Efficient VLSI architecture of lifting-based wavelet packet transform for audio and speech applications
    Wang, Chao
    Gan, Woon Seng
    2006 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-13, 2006, : 3391 - 3394