A rescheduling and fast pipeline VLSI architecture for lifting-based discrete wavelet transform

被引:0
|
作者
Wu, BF [1 ]
Lin, CF [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect & Control Engn, Hsinchu 30050, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a fast pipeline VLSI architecture for ID lifting-based discrete wavelet transform (DWT). This design method merges the filtering steps called the predictor and updater into one single step. Based on this modified algorithm, we explore the data dependency of the input and output signals, and thus make the pipeline design more efficiently for hardware implementation under the same processor elements proposed in previous works. Moreover, the inverse DWT case also adopts the same architecture as the forward DWT. Finally, the area and the working frequency of the proposed architecture in 0.35um technology are 2.511 x 2.510 mm(2), and 150 MHz, respectively.
引用
收藏
页码:732 / 735
页数:4
相关论文
共 50 条
  • [41] Investigation of Lifting-Based Hardware Architectures for Discrete Wavelet Transform
    Sayed Ahmad Salehi
    Saeed Sadri
    Circuits, Systems & Signal Processing, 2009, 28
  • [42] Efficient Architecture for Adaptive Directional Lifting-Based Wavelet Transform
    Yin, Zan
    Zhang, Li
    Shi, Guangming
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2010, 2010, 7744
  • [43] Configurable VLSI architecture of a general purpose lifting-based wavelet processor
    Guntoro, Andre
    Keil, Hans-Peter
    Glesner, Manfred
    SIGMAP 2008: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND MULTIMEDIA APPLICATIONS, 2008, : 69 - 75
  • [44] Parallel Pipelined VLSI Architectures for Lifting-based Two-dimensional Forward Discrete Wavelet Transform
    Koko, Ibrahim Saeed
    Agustiawan, Herman
    PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON SIGNAL ACQUISITION AND PROCESSING, 2009, : 18 - 25
  • [45] Lifting-based VLSI architectures for two-dimensional discrete wavelet transform for effective image compression
    Saeed, Ibrahim
    Agustiawan, Herman
    IMECS 2008: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, VOLS I AND II, 2008, : 339 - 347
  • [46] Hardware Architecture of Lifting-based Discrete Wavelet Transform and Sample Entropy for Epileptic Seizure Detection
    Wang, Yuanfa
    Li, Zunchao
    Feng, Lichen
    Zheng, Chuang
    Guan, Yunhe
    Zhang, Yefei
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1582 - 1584
  • [47] High-Speed Configurable VLSI Architecture of a General Purpose Lifting-Based Discrete Wavelet Processor
    Guntoro, Andre
    Keil, Hans-Peter
    Glesner, Manfred
    E-BUSINESS AND TELECOMMUNICATIONS, 2009, 48 : 318 - 330
  • [48] Efficient Multi-Input/Multi-Output VLSI Architecture for Two-Dimensional Lifting-Based Discrete Wavelet Transform
    Tian, Xin
    Wu, Lin
    Tan, Yi-Hua
    Tian, Jin-Wen
    IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (08) : 1207 - 1211
  • [49] Memory-efficient architecture of 2-D lifting-based discrete wavelet transform
    Hsia, Chih-Hsien
    Li, Wei-Ming
    Chiang, Jen-Shiun
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2011, 34 (05) : 629 - 643
  • [50] VLSI implementation for one-dimensional multilevel lifting-based wavelet transform
    Chen, PY
    IEEE TRANSACTIONS ON COMPUTERS, 2004, 53 (04) : 386 - 398