A High-Speed and Power-Efficient Approximate Adder for Image Processing Applications

被引:4
|
作者
Kumar, Uppugunduru Anil [1 ]
Sahith, G. [1 ]
Chatterjee, Sumit K. [1 ]
Ahmed, Syed Ershad [1 ]
机构
[1] BITS Pilani, EEE Dept, Hyderabad Campus, Hyderabad 500078, Telangana, India
关键词
Approximate computing; image sharpening; approximate adder; low-power; SPECULATIVE ADDITION; DESIGN; METHODOLOGY;
D O I
10.1142/S0218126622500499
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Most image processing applications are naturally imprecise and can tolerate computational error up to a specific limit. In such applications, savings in power are achieved by pruning the data path units, such as an adder module. Truncation, however, may lead to errors in computing, and therefore, it is always a challenge between the amount of error that can be tolerated in an application and savings achieved in area, power and delay. This paper proposes a segmented approximate adder to reduce the computation complexity in error-resilient image processing applications. The sub-carry generator aids in achieving a faster design while carry speculation method employed improves the accuracy. Synthesis results indicate a reduced die-area up to 36.6%, improvement in delay up to 62.9%, and reduction in power consumption up to 34.1% compared to similar work published previously. Finally, the proposed adder is evaluated by using image smoothing and sharpening techniques. Simulations carried out on these applications prove that the proposed adder obtains better peak signal-to-noise ratio than those available in the literature.
引用
收藏
页数:17
相关论文
共 50 条
  • [21] Low-voltage power-efficient BiDPL adder for VLSI applications
    Margala, M
    Durdle, NG
    [J]. MICROELECTRONICS JOURNAL, 1999, 30 (02) : 193 - 197
  • [22] Power-efficient scheduling for voice services in high-speed packet access systems
    Yeo, Woon-Young
    Choi, Yun-Seok
    Lee, Sun-Ho
    Ahn, Hee-June
    [J]. IEICE ELECTRONICS EXPRESS, 2011, 8 (02): : 76 - 82
  • [23] Design of High-Speed and Power-Efficient Ternary Prefix Adders Using CNFETs
    Vudadha, Chetan
    Srinivas, M. B.
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (04) : 772 - 782
  • [24] Exploiting Adder Compressors for Power-Efficient 2-D Approximate DCT Realization
    Schiavon, Tiago
    Paim, Guilherme
    Fonseca, Mateus
    Costa, Eduardo
    Almeida, Sergio
    [J]. 2016 IEEE 7TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2016, : 383 - 386
  • [25] Design and Implementation of a High-Speed, Power-Efficient, Modified Hybrid-Mode Sense Amplifier for SRAM Applications
    Bhattacharya, Debajit
    Maity, Ashis
    Patra, Amit
    [J]. 2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : 209 - 214
  • [26] Low-power and high-speed approximate 4:2 compressors for image multiplication applications in CNFETs
    Rostami, Danial
    Eshghi, Mohammad
    Mehrabani, Yavar Safaei
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2021, 108 (08) : 1288 - 1308
  • [27] Quality Tunable Approximate Adder for Low Energy Image Processing Applications
    Jha, Chandan Kumar
    Nandi, Ankita
    Mekie, Joycee
    [J]. 2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 642 - 645
  • [28] Image processing with high-speed and low-energy approximate arithmetic circuit
    Mohammadi, Akram
    Ghanatghestani, Mokhtar Mohammadi
    Molahosseini, Amir Sabbagh
    Mehrabani, Yavar Safaei
    [J]. SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2022, 36
  • [29] Power-Efficient Medical Image Processing using PUMA
    Dasika, Ganesh
    Fan, Kevin
    Mahlke, Scott
    [J]. 2009 IEEE 7TH SYMPOSIUM ON APPLICATION SPECIFIC PROCESSORS (SASP 2009), 2009, : 29 - 34
  • [30] A new power-efficient CDMA-based transmitter for high-speed serial links
    Alaa R. Al-Taee
    Fei Yuan
    Andy Ye
    [J]. Analog Integrated Circuits and Signal Processing, 2012, 71 : 343 - 348