Design and Implementation of a High-Speed, Power-Efficient, Modified Hybrid-Mode Sense Amplifier for SRAM Applications

被引:3
|
作者
Bhattacharya, Debajit [1 ]
Maity, Ashis [2 ]
Patra, Amit [1 ]
机构
[1] IIT Kharagpur, Dept Elect Engn, Kharagpur, West Bengal, India
[2] IIT Kharagpur, Adv Technol Dev Ctr, Kharagpur, West Bengal, India
关键词
Sense amplifier (SA); SRAM; CMOS; sensing delay;
D O I
10.1109/VLSID.2013.189
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a modified hybrid-mode sense amplifier (SA) for low power SRAM applications is being proposed using CMOS 180 nm technology. In order to overcome the observed limitations of the conventional hybrid-mode SA in terms of the sensing delay, the data line (DL) split has been made faster by partially blocking the bit line (BL) discharge in the proposed topology. The modified SA circuit has recorded 18.61% and 12.74% less sensing delays in the schematic and post layout level respectively. It has also shown a 9.64% improvement in terms of average power consumption. The design achieved much improved robustness with the variation of different design parameters, such as load capacitance, supply voltage, BL and DL capacitances.
引用
收藏
页码:209 / 214
页数:6
相关论文
共 50 条
  • [1] High-speed sense amplifier for SRAM applications
    Hsu, CL
    Ho, MH
    [J]. PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 577 - 580
  • [2] A Resilient and Power-Efficient Automatic-Power-Down Sense Amplifier for SRAM Design
    Lai, Ya-Chun
    Huang, Shi-Yu
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (10) : 1031 - 1035
  • [3] New current-mirror sense amplifier design for high-speed SRAM applications
    Hsu, CL
    Ho, MH
    Lin, CF
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (02) : 377 - 384
  • [4] Design of Sense Amplifier in the High Speed SRAM
    Tao, Yong-peng
    Hu, Wei-ping
    [J]. 2015 INTERNATIONAL CONFERENCE ON CYBER-ENABLED DISTRIBUTED COMPUTING AND KNOWLEDGE DISCOVERY, 2015, : 384 - 387
  • [5] Design of High Speed Sense Amplifier for SRAM
    Chandankhede, Rakesh Dayaramji
    Acharya, Debiprasad Priyabrata
    Patra, Pradip Kumar
    [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 340 - 343
  • [6] Design and investigation of variability aware sense amplifier for low power, high speed SRAM
    Reniwal, B. S.
    Bhatia, P.
    Vishvakarma, S. K.
    [J]. MICROELECTRONICS JOURNAL, 2017, 59 : 22 - 32
  • [7] Design of high-speed power-efficient MOS current-mode logic frequency dividers
    Alioto, Massimo
    Mita, Rosario
    Palumbo, Gaetano
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (11): : 1165 - 1169
  • [8] HIGH-SPEED HYBRID CURRENT-MODE SENSE AMPLIFIER FOR CMOS SRAMS
    CHEE, PY
    LIU, PC
    SIEK, L
    [J]. ELECTRONICS LETTERS, 1992, 28 (09) : 871 - 873
  • [9] A High-Speed and Power-Efficient Approximate Adder for Image Processing Applications
    Kumar, Uppugunduru Anil
    Sahith, G.
    Chatterjee, Sumit K.
    Ahmed, Syed Ershad
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (03)
  • [10] HIGH-SPEED CURRENT-MODE SENSE AMPLIFIER
    LAHIJI, GR
    SODAGAR, AM
    [J]. ELECTRONICS LETTERS, 1994, 30 (17) : 1371 - 1372