Design and Implementation of a High-Speed, Power-Efficient, Modified Hybrid-Mode Sense Amplifier for SRAM Applications

被引:3
|
作者
Bhattacharya, Debajit [1 ]
Maity, Ashis [2 ]
Patra, Amit [1 ]
机构
[1] IIT Kharagpur, Dept Elect Engn, Kharagpur, West Bengal, India
[2] IIT Kharagpur, Adv Technol Dev Ctr, Kharagpur, West Bengal, India
关键词
Sense amplifier (SA); SRAM; CMOS; sensing delay;
D O I
10.1109/VLSID.2013.189
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a modified hybrid-mode sense amplifier (SA) for low power SRAM applications is being proposed using CMOS 180 nm technology. In order to overcome the observed limitations of the conventional hybrid-mode SA in terms of the sensing delay, the data line (DL) split has been made faster by partially blocking the bit line (BL) discharge in the proposed topology. The modified SA circuit has recorded 18.61% and 12.74% less sensing delays in the schematic and post layout level respectively. It has also shown a 9.64% improvement in terms of average power consumption. The design achieved much improved robustness with the variation of different design parameters, such as load capacitance, supply voltage, BL and DL capacitances.
引用
收藏
页码:209 / 214
页数:6
相关论文
共 50 条
  • [31] On the Suitability of Single-Walled Carbon Nanotube Bundle Interconnects for High-Speed and Power-Efficient Applications
    Sahoo, Manodipan
    Rahaman, Hafizur
    Bhattacharya, Bhargab B.
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (03) : 479 - 494
  • [32] High-speed 3D sensing via hybrid-mode imaging and guided upsampling
    Gyongy, Istvan
    Hutchings, Sam W.
    Halimi, Abderrahim
    Tyler, Max
    Chan, Susan
    Zhu, Feng
    McLaughlin, Stephen
    Henderson, Robert K.
    Leach, Jonathan
    [J]. OPTICA, 2020, 7 (10): : 1253 - 1260
  • [33] New SRAM design using body bias technique for low-power and high-speed applications
    Faraji, Rasoul
    Naji, Hamid Reza
    Rahimi-Nezhad, Majid
    Arabnejhad, Mohammad
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2014, 42 (11) : 1189 - 1202
  • [34] Power-efficient scheduling for voice services in high-speed packet access systems
    Yeo, Woon-Young
    Choi, Yun-Seok
    Lee, Sun-Ho
    Ahn, Hee-June
    [J]. IEICE ELECTRONICS EXPRESS, 2011, 8 (02): : 76 - 82
  • [35] Design and Sensitivity Analysis of a New Current-Mode Sense Amplifier for Low-Power SRAM
    Anh-Tuan Do
    Kong, Zhi-Hui
    Yeo, Kiat-Seng
    Low, Jeremy Yung Shern
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (02) : 196 - 204
  • [36] A HIGH-SPEED CLAMPED BIT-LINE CURRENT-MODE SENSE AMPLIFIER
    BLALOCK, TN
    JAEGER, RC
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (04) : 542 - 548
  • [37] Design and implementation in power-efficient and thermal conductivity of vedic processor for embedded applications
    Prema, A.
    Karthikeyan, A.
    [J]. Thermal Science and Engineering Progress, 2024, 55
  • [38] A Compact Hybrid Current/Voltage Sense Amplifier With Offset Cancellation for High-Speed SRAMs
    Sharifkhani, Mohammad
    Rahiminejad, Ehsan
    Jahinuzzaman, Shah M.
    Sachdev, Manoj
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (05) : 883 - 894
  • [39] High-speed charge transfer sense amplifier for 0.5 V DRAM array applications
    Chow, Hwang-Cherng
    Hsieh, Chaung-Lin
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2009, 96 (02) : 165 - 171
  • [40] Design of FinFET based low power, high speed hybrid decoder for SRAM
    Leavline, Epiphany Jebamalar
    Sujitha, Somasekaran
    [J]. MICROELECTRONICS JOURNAL, 2022, 126