Design and Analysis of Robust and Wide Operating Low-Power Level-Shifter for Embedded Dynamic Random Access Memory

被引:1
|
作者
Ramclam, Kenneth [1 ]
Ghosh, Swaroop [1 ]
机构
[1] Univ S Florida, Comp Sci & Engn, Tampa, FL 33647 USA
关键词
Wide-operating Level shifters; eDRAM; Low-Power;
D O I
10.1145/2591513.2591533
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Level shifters (LS) are crucial components in low power design where the die is segregated in multiple voltage domains. LS are used at the voltage domain interfaces to mitigate sneak path current. Another important application of LS is in high voltage drivers for designs where voltage boosting is needed for performance and functionality. We explore one such application in embedded Dynamic Random Access Memories (eDRAM) where LS is employed in the wordline path. Our investigation reveals that leakage power of LS can pose a serious threat by lowering the wordline voltage and subsequently affecting the speed and retention time of eDRAM. Furthermore the delay of LS under worse case process corners can cause functional discrepancies. We propose low-power pulsed-LS with supply gating to circumvent these issues. Our analysis indicate that pulsed-LS can improve the worst case speed from 2.7%-43%. We also propose power-gating for LSs to improve the retention time and bandwidth with minimal power and area overhead.
引用
收藏
页码:123 / 128
页数:6
相关论文
共 50 条
  • [1] Low-power static and dynamic high-voltage CMOS level-shifter circuits
    Khorasani, Maziyar
    van den Berg, Leendert
    Marshall, Philip
    Zargham, Meysam
    Gaudet, Vincent
    Elliott, Duncan
    Martel, Stephane
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1946 - +
  • [2] DESIGN AND DEVELOP LOW-POWER MEMORY CONTROLLER FOR GAIN CELL–EMBEDDED DYNAMIC RANDOM-ACCESS MEMORY CELL USING INTELLIGENT CLOCK GATING
    Department of Electronics and Communication Engineering, University College of Engineering, Osmania University, Hyderabad
    500007, India
    不详
    500034, India
    [J]. Telecommun Radio Eng, 8 (83-94):
  • [3] Design and Analysis of Binary Tree Static Random Access Memory for Low Power Embedded Systems
    Suns, Luo
    Mathew, J.
    Pagliarini, S.
    Pradhan, Dhiraj K.
    Sourdis, Loannis
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (03) : 467 - 478
  • [4] Low-power sequential access memory design
    Moon, JS
    Athas, WC
    Beerel, PA
    Draper, JT
    [J]. PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 111 - 114
  • [5] Modeling and Analysis of Domain Wall Dynamics for Robust and Low-Power Embedded Memory
    Iyengar, Anirudh
    Ghosh, Swaroop
    [J]. 2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [6] Low-Power Dynamic Memory Word Line Decoding for Static Random Access Memories
    Samson, Giby
    Ananthapadmanabhan, Nagaraj
    Badrudduza, Sayeed A.
    Clark, Lawrence T.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (11) : 2524 - 2532
  • [7] Emerging FETs for Low Power and High Speed Embedded Dynamic Random Access Memory
    Ansari, Md. Hasan Raza
    Navlakha, Nupur
    Lin, Jyi-Tsong
    Kranti, Abhinav
    [J]. 2018 31ST INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2018 17TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES), 2018, : 422 - 427
  • [8] Tunable level-shifter/buffer for dual supply systems and low-power clock-tree design in deep-submicron application
    Rahman, Sajedur
    Baker, Abu
    Bayoumi, Magdy
    Bin Ahmed, Hussein
    [J]. APACE: 2005 ASIA-PACIFIC CONFERENCE ON APPLIED ELECTROMAGNETICS, PROCEEDINGS, 2005, : 311 - 314
  • [9] A Low-Power Subthreshold-to-Superthreshold Level-Shifter for Sub-0.5V Embedded Resistive RAM (ReRAM) Macro in Ultra Low-Voltage Chips
    Chang, Meng-Fan
    Wu, Che-Wei
    Hung, Jui-Yu
    King, Ya-Chin
    Lin, Chorng-Jung
    Ho, Mon-Shu
    Kuo, Chia-Cheng
    Sheu, Shyh-Shyuan
    [J]. 2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 695 - 698
  • [10] Data memory design and exploration for low-power embedded systems
    Shiue, WT
    Udayanarayanan, S
    Chakrabarti, C
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2001, 6 (04) : 553 - 568