Design and Analysis of Robust and Wide Operating Low-Power Level-Shifter for Embedded Dynamic Random Access Memory

被引:1
|
作者
Ramclam, Kenneth [1 ]
Ghosh, Swaroop [1 ]
机构
[1] Univ S Florida, Comp Sci & Engn, Tampa, FL 33647 USA
关键词
Wide-operating Level shifters; eDRAM; Low-Power;
D O I
10.1145/2591513.2591533
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Level shifters (LS) are crucial components in low power design where the die is segregated in multiple voltage domains. LS are used at the voltage domain interfaces to mitigate sneak path current. Another important application of LS is in high voltage drivers for designs where voltage boosting is needed for performance and functionality. We explore one such application in embedded Dynamic Random Access Memories (eDRAM) where LS is employed in the wordline path. Our investigation reveals that leakage power of LS can pose a serious threat by lowering the wordline voltage and subsequently affecting the speed and retention time of eDRAM. Furthermore the delay of LS under worse case process corners can cause functional discrepancies. We propose low-power pulsed-LS with supply gating to circumvent these issues. Our analysis indicate that pulsed-LS can improve the worst case speed from 2.7%-43%. We also propose power-gating for LSs to improve the retention time and bandwidth with minimal power and area overhead.
引用
收藏
页码:123 / 128
页数:6
相关论文
共 50 条
  • [41] Design and statistical analysis of low power and high speed 10T static random access memory cell
    Prasad, Govind
    Kumari, Neha
    Mandi, Bipin Chandra
    Ali, Maifuz
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (08) : 1319 - 1328
  • [42] LOW POWER AND AREA EFFICIENT STATIC RANDOM ACCESS MEMORY DESIGN USING SCHMITT TRIGGER
    Balachandran, A.
    [J]. 2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 1183 - 1187
  • [43] Dual bit control low-power dynamic content addressable memory design for IoT applications
    Satti, V. V. Satyanarayana
    Sriadibhatla, Sridevi
    [J]. TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2021, 29 (02) : 1274 - 1283
  • [44] Design of a Stable Low Power 11-T Static Random Access Memory Cell
    Sachdeva, Ashish
    Tomar, V. K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (13)
  • [45] Analysis and Design of ESD Protection for Robust Low-Power Pierce Crystal Oscillator Startup
    Ostman, Kim B.
    Strandvik, Erlend
    Corbishley, Phil
    Vedal, Tor Oyvind
    Salmi, Mika
    [J]. 2018 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS): NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2018,
  • [46] Dynamic voltage scaling of flash memory storage systems for low-power real-time embedded systems
    Du, YH
    Cai, M
    Dong, JX
    [J]. ICESS 2005: SECOND INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS, 2005, : 152 - 157
  • [47] A Low-Power Clock Generator with a Wide Frequency Tuning Range and Low Temperature Variation: Analysis and Design
    Fazel, Ziba
    Shokrekhodaei, MaryamSadat
    Atarodi, Mojtaba
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (01)
  • [48] Low-power and high-sensitivity magnetoresistive random access memory sensing scheme with body-biased preamplifier
    Sugimura, Takeaki
    Deguchi, Jun
    Choi, Hoon
    Sakaguchi, Takeshi
    Oh, Hyuckjae
    Fukushima, Takafumi
    Koyanagi, Mitsumasa
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (4B): : 3321 - 3325
  • [49] Design and analysis of low-power cache using two-level filter scheme
    Chang, YJ
    Ruan, SJ
    Lai, FP
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (04) : 568 - 580
  • [50] Design and Analysis of Robust Spin Transfer Torque Magnetic Random Access Memory Bitcell Using FinFET
    Bhattacharya, Arundhati
    Islam, Aminul
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (02) : 220 - 227