共 50 条
- [2] The Demonstration of Low-cost and Logic Process Fully-Compatible OTP Memory on Advanced HKMG CMOS with a Newly found Dielectric Fuse Breakdown 2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
- [5] A rewritable CMOS-FUSE for system-on-chip with a differential cell architecture in a 0.13μm CMOS logic process IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (10): : 1664 - 1672
- [6] RESOLVING PLASMA INDUCED DAMAGE FOR A CMOS EMBEDDED-OTP TECHNOLOGY 2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,
- [8] An Embedded Ultra Low Power Nonvolatile Memory in a Standard CMOS Logic Process EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 100 - 103
- [9] Embedded flash memory for security applications in a 0.13μm CMOS logic process 2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 46 - 47
- [10] The Demonstration of Gate Dielectric -fuse 4kb OTP Memory Feasible for Embedded Applications in High -k Metal-gate CMOS Generations and Beyond 2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C208 - C209