A non-enumerative path delay fault simulator for sequential circuits

被引:7
|
作者
Parodi, CG [1 ]
Agrawal, VD [1 ]
Bushnell, ML [1 ]
Wu, SL [1 ]
机构
[1] Rutgers State Univ, Piscataway, NJ 08855 USA
关键词
D O I
10.1109/TEST.1998.743287
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
\We extend the path status graph (PSG) method of delay fault simulation to sequential circuits. By devising a layered PSG and restricting the number of time-frames over which a fault must be detected, we preserve the non-enumerative nature of the simulation algorithm. The program is capable of simulating a wide variety of circuits (synchronous, asynchronous, multiple-clock and tri-state logic.) Both rated and variable clock modes, as well as robust, non-robust or functional sensitization, detection options, are available. The simulation can be stopped and restarted through a checkpointing facility. The program can target any given list of paths. This path list can also be generated by the program based on user-selectable criteria (all paths, longest paths, paths between certain I/O pairs, etc.) User reports include a histogram of path coverage versus path length. Detected and undetected path data remain implicit in the PSG and can be retrieved through post-processing commands. Due to its non-enumerative nature, the program can process most production level digital logic circuits.
引用
收藏
页码:934 / 943
页数:10
相关论文
共 50 条
  • [21] Path-delay fault diagnosis in non-scan sequential circuits with at-speed test application
    Pant, P
    Chatterjee, A
    [J]. INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 245 - 252
  • [22] SpeedGrade: An RTL path delay fault simulator
    Kim, KS
    Jayabharathi, R
    Carstens, C
    [J]. 10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 239 - 243
  • [23] Improving path delay testability of sequential circuits
    Chakraborty, TJ
    Agrawal, VD
    Bushnell, ML
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (06) : 736 - 741
  • [24] Small Delay Fault Simulation for Sequential Circuits
    Liu, Li
    Kuang, Jishun
    Li, Huawei
    [J]. IEEE 15TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2009, : 63 - +
  • [25] GENERATING FUNCTIONAL DELAY FAULT TESTS FOR NON-SCAN SEQUENTIAL CIRCUITS
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Liudas
    Seinauskas, Rimantas
    [J]. INFORMATION TECHNOLOGY AND CONTROL, 2010, 39 (02): : 100 - 107
  • [26] Black Box Delay Fault Models for Non-scan Sequential Circuits
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Kestutis
    Motiejunas, Liudas
    Seinauskas, Rimantas
    [J]. COMPUTER SCIENCE AND INFORMATION SYSTEMS, 2018, 15 (01) : 237 - 256
  • [27] On redundant path delay faults in synchronous sequential circuits
    Tekumalla, RC
    Menon, PR
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (03) : 277 - 282
  • [28] HOPE: An efficient parallel fault simulator for synchronous sequential circuits
    Lee, HK
    Ha, DS
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (09) : 1048 - 1058
  • [29] SPADES-ACE - A SIMULATOR FOR PATH DELAY FAULTS IN SEQUENTIAL-CIRCUITS WITH EXTENSIONS TO ARBITRARY CLOCKING SCHEMES
    POMERANZ, I
    REDDY, SM
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (02) : 251 - 263
  • [30] Path delay fault diagnosis in combinational circuits with implicit fault enumeration
    Pant, P
    Hsu, YC
    Gupta, SK
    Chatterjee, A
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (10) : 1226 - 1235