Design of half-rate clock and data recovery circuits for optical communication systems

被引:0
|
作者
Savoj, J [1 ]
Razavi, B [1 ]
机构
[1] Transpectrum Technol Inc, Los Angeles, CA USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the design of two half-rate clock and data recovery circuits for optical receivers. Targeting the data rate of 10-Gb/s, the first implementation incorporates a ring oscillator and a linear phase detector whereas the second implementation uses a multiphase LC oscillator and a bang-bang phase/frequency detector. Fabricated in 0.18-mum CMOS technology, the power consumption of each of the circuits is less than 100 mW. The rms jitter of the output clock for the two prototypes is 1 ps and 0.8 ps, respectively, while the latter achieves a capture range of more than 14%.
引用
收藏
页码:121 / 126
页数:6
相关论文
共 50 条
  • [1] Multilevel Half-Rate Phase Detector for Clock and Data Recovery Circuits
    Gimeno, Cecilia
    Bol, David
    Flandre, Denis
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (09) : 1807 - 1811
  • [2] An 8-Gb/s half-rate clock and data recovery circuit
    Khalek, Faizal
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 535 - 538
  • [3] A novel half-rate architecture for high-speed clock and data recovery
    He, QR
    Feng, MT
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 351 - 354
  • [4] A 1.25Gb/s half-rate clock and data recovery circuit
    Yan, CY
    Lee, CH
    Lee, Y
    2005 IEEE VLSI-TSA INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION & TEST (VLSI-TSA-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 116 - 119
  • [5] An Area- and Power-Efficient Half-Rate Clock and Data Recovery Circuit
    Lee, Yen-Long
    Chang, Soon-Jyh
    Chu, Rong-Sing
    Chen, Yen-Chi
    Goh, Jih Ren
    Huang, Chung-Ming
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2129 - 2132
  • [6] A 7 GB/S HALF-RATE CLOCK AND DATA RECOVERY CIRCUIT WITH COMPACT CONTROL LOOP
    Cheng, Yu-Po
    Lee, Yen-Long
    Chien, Ming-Hung
    Chang, Soon-Jyh
    2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2016,
  • [7] A Half-Rate 100 Gb/s Injection-Locked Clock/Data Recovery Circuit
    Samavaty, Behzad
    Green, Michael M.
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [8] A CMOS clock and data recovery circuit with a half-rate three-state phase detector
    Yang, Ching-Yuan
    Lee, Yu
    Lee, Cheng-Hsing
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (06): : 746 - 752
  • [9] A 2.5-Gb/s half-rate clock and data recovery circuit with a digital quadricorrelator frequency detector
    Tang Shimin
    Chen Jihua
    Chen Nuxing
    Feng Yingjie
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 604 - 607
  • [10] A 4-Gb/s half-rate clock and data recovery circuit with a 3-stage VCO
    Zhuang, JC
    Du, QJ
    Kwasniewski, T
    PROCEEDINGS OF THE THIRD IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2005, : 128 - 131