共 50 条
- [31] Low-Power Half-Rate Dual-Loop Clock-Recovery System in 28-nm FDSOI 2018 IEEE 9TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2018, : 59 - 62
- [32] A 1/8-rate clock and data recovery architecture for high-speed communication systems 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 305 - 308
- [33] A half-rate bang-bang phase/frequency detector for continuous-rate CDR circuits EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 353 - 356
- [35] Design of high-speed circuits for optical communication systems PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 315 - 322
- [40] Clock and carrier recovery in high-speed coherent optical communication systems SECOND INTERNATIONAL CONFERENCE ON APPLICATIONS OF OPTICS AND PHOTONICS, 2014, 9286