Design of half-rate clock and data recovery circuits for optical communication systems

被引:0
|
作者
Savoj, J [1 ]
Razavi, B [1 ]
机构
[1] Transpectrum Technol Inc, Los Angeles, CA USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the design of two half-rate clock and data recovery circuits for optical receivers. Targeting the data rate of 10-Gb/s, the first implementation incorporates a ring oscillator and a linear phase detector whereas the second implementation uses a multiphase LC oscillator and a bang-bang phase/frequency detector. Fabricated in 0.18-mum CMOS technology, the power consumption of each of the circuits is less than 100 mW. The rms jitter of the output clock for the two prototypes is 1 ps and 0.8 ps, respectively, while the latter achieves a capture range of more than 14%.
引用
收藏
页码:121 / 126
页数:6
相关论文
共 50 条
  • [31] Low-Power Half-Rate Dual-Loop Clock-Recovery System in 28-nm FDSOI
    Gimeno, C.
    Flandre, D.
    Bol, D.
    2018 IEEE 9TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2018, : 59 - 62
  • [32] A 1/8-rate clock and data recovery architecture for high-speed communication systems
    Sameni, P
    Mirabbasi, S
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 305 - 308
  • [33] A half-rate bang-bang phase/frequency detector for continuous-rate CDR circuits
    Lin, Shao-Hung
    Hsieh, Chang-Lin
    Liu, Shen-Luan
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 353 - 356
  • [34] Clock and Data Recovery Systems
    Spagna, Fulvio
    2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2018,
  • [35] Design of high-speed circuits for optical communication systems
    Razavi, B
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 315 - 322
  • [36] Half-Rate Clock-Embedded Source Synchronous Transceivers in 130-nm CMOS
    Lee, Kyongsu
    Sim, Jae-Yoon
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (10) : 2093 - 2102
  • [37] Design of 25 Gbit/s half-rate CDR with 1:2 demultiplexer for 100 GbE optical interconnects
    Hu Zhengfei
    Chen Yingmei
    Yao Jianguo
    Xue Shaojia
    The Journal of China Universities of Posts and Telecommunications, 2015, (02) : 96 - 100
  • [38] DESIGN AND PERFORMANCE OF CLOCK-RECOVERY GAAS ICS FOR HIGH-SPEED OPTICAL COMMUNICATION-SYSTEMS
    IMAI, Y
    SANO, E
    NAKAMURA, M
    ISHIHARA, N
    KIKUCHI, H
    ONO, T
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1993, 41 (05) : 745 - 751
  • [39] Design of 25 Gbit/s half-rate CDR with 1:2 demultiplexer for 100 GbE optical interconnects
    Hu Zhengfei
    Chen Yingmei
    Yao Jianguo
    Xue Shaojia
    The Journal of China Universities of Posts and Telecommunications, 2015, 22 (02) : 96 - 100
  • [40] Clock and carrier recovery in high-speed coherent optical communication systems
    Amado, Sofia B.
    Ferreira, Ricardo
    Costa, Pedro S.
    Guiomar, Fernando P.
    Ziaie, Somayeh
    Teixeira, Antonio L.
    Muga, Nelson J.
    Pinto, Armando N.
    SECOND INTERNATIONAL CONFERENCE ON APPLICATIONS OF OPTICS AND PHOTONICS, 2014, 9286