Simulation Method of Ultra-Thin Silicon Wafers Warpage

被引:0
|
作者
Wu, Mei-Ling [1 ]
Wong, Wei-Jhih [1 ]
机构
[1] Natl Sun Yat Sen Univ, 70 Lienhai Rd, Kaohsiung 80424, Taiwan
关键词
backside grinding; wafer warpage; simulation;
D O I
暂无
中图分类号
O414.1 [热力学];
学科分类号
摘要
As the electronic products, such as smart phones, notebooks, and micro-control parts for vehicles, are becoming increasingly popular and their size continues do decrease, there is also a need to reduce the volume of ultra-thin silicon wafers while improving their performance. At present, backside grinding is typically used for this purpose, and requires that the wafer is placed on the chuck of a self-rotating wheel, while controlling the feed rate in order to reduce wafer thickness. Although this process is efficient and effective, it may result in subsurface damage, surface cracks, micro-cracks, warpage, and other undesirable effects. One of its main drawbacks is residual stress, which becomes more pronounced in very thin wafers, as this increases rigidity. Stoney equation is widely used to examine the residual stress and curvature radius in a silicon wafer due to the backside grinding process. However, the relationship between the residual stress generated in the wafer during the grinding process and the process parameters is rarely analyzed through simulations. This gap is addressed in the present study, whereby the finite element method (FEM) is adopted to examine the effects of different process parameters, as well as wafer thickness, on the residual stress. As dynamic simulation is adopted, this allows the process parameters to be adjusted at runtime to predict the residual stress, while Stoney's equation is employed to predict the influence of different process parameters on warpage. Based on the obtained results, the wafer warpage caused by the process can be predicted with acceptable accuracy, which can in turn be used to optimize the process parameter values to minimize wafer warpage.
引用
收藏
页码:1134 / 1138
页数:5
相关论文
共 50 条
  • [1] Experimental Investigation of Ultra-Thin Silicon Wafers Warpage
    Wu, Mei Ling
    Tseng, Tzu Chi
    [J]. 2021 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP 2021), 2021, : 107 - 108
  • [2] Automated handling of ultra-thin silicon wafers
    Schraub, FAT
    [J]. SOLID STATE TECHNOLOGY, 2002, 45 (09) : 59 - +
  • [3] A study on the diamond grinding of ultra-thin silicon wafers
    Zhou, L.
    Tian, Y. B.
    Huang, H.
    Sato, H.
    Shimizu, J.
    [J]. PROCEEDINGS OF THE INSTITUTION OF MECHANICAL ENGINEERS PART B-JOURNAL OF ENGINEERING MANUFACTURE, 2012, 226 (B1) : 66 - 75
  • [4] A critical review on the fracture of ultra-thin photovoltaics silicon wafers
    Cheng, Dameng
    Gao, Yufei
    [J]. SOLAR ENERGY MATERIALS AND SOLAR CELLS, 2024, 274
  • [5] Preparation and characterization of ultra-thin amphiphobic coatings on silicon wafers
    Mou, Chun-Yueh
    Yuan, Wei-Li
    Shih, Chih-Hsin
    [J]. THIN SOLID FILMS, 2013, 537 : 202 - 207
  • [6] Multiphysical modeling of nanosecond laser dicing on ultra-thin silicon wafers
    Galasso, G.
    Kaltenbacher, M.
    Karunamurthy, B.
    Eder, H.
    Polster, T.
    [J]. 2014 15TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2014,
  • [7] Bondability and surface roughness of ultra-thin single crystal silicon wafers
    Beggans, M
    Farmer, K
    Federici, J
    Digges, TG
    Garofalini, S
    Hensley, D
    [J]. SEMICONDUCTOR WAFER BONDING: SCIENCE, TECHNOLOGY, AND APPLICATIONS IV, 1998, 36 : 64 - 71
  • [8] Developers design machinery to slice ultra-thin silicon wafers precisely
    Kamoshita, Yoshio
    [J]. Tooling & Production, 1994, 60 (04): : 58 - 62
  • [9] Optimization and Research on Warpage of Ultra-thin Substrate
    Wei, Qiang
    Yang, Huan
    Ma, XiaoJian
    Liu, Weidong
    Wang, JiaChen
    Wang, PengKai
    [J]. 2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [10] Development of Ultra-thin Low Warpage Coreless Substrate
    Sun, Yu
    He, Xiaofeng
    Yu, Zhongyao
    Wan, Lixi
    [J]. 2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 1846 - 1849